欢迎访问ic37.com |
会员登录 免费注册
发布采购

SL811HST-AXC 参数 Datasheet PDF下载

SL811HST-AXC图片预览
型号: SL811HST-AXC
PDF下载: 下载PDF文件 查看货源
内容描述: 嵌入式USB主/从控制器 [Embedded USB Host/Slave Controller]
分类和应用: 控制器
文件页数/大小: 32 页 / 617 K
品牌: CYPRESS [ CYPRESS ]
 浏览型号SL811HST-AXC的Datasheet PDF文件第8页浏览型号SL811HST-AXC的Datasheet PDF文件第9页浏览型号SL811HST-AXC的Datasheet PDF文件第10页浏览型号SL811HST-AXC的Datasheet PDF文件第11页浏览型号SL811HST-AXC的Datasheet PDF文件第13页浏览型号SL811HST-AXC的Datasheet PDF文件第14页浏览型号SL811HST-AXC的Datasheet PDF文件第15页浏览型号SL811HST-AXC的Datasheet PDF文件第16页  
SL811HS  
Interrupt Status Register, Address [Address = 0Dh]. The Interrupt Status register is a READ/WRITE register providing interrupt  
status. Interrupts are cleared by writing to this register. To clear a specific interrupt, the register is written with corresponding bit set  
to ’1’.  
Table 14. Interrupt Status Register [Address 0Dh]  
Bit 7  
Bit 6  
Bit 5  
Bit 4  
Bit 3  
Bit 2  
Bit 1  
Bit 0  
D+  
Device  
Detect/Resume  
Insert/Remove SOF timer  
Reserved  
Reserved  
USB-B  
USB-A  
Bit Position  
Bit Name  
Function  
7
D+  
Value of the Data+ pin.  
Bit 7 provides continuous USB Data+ line status. Once it is determined that a device  
is inserted (as described below) with bits 5 and 6, bit 7 is used to detect if the inserted  
device is low speed (0) or full speed (1).  
6
5
Device Detect/Resume Device Detect/Resume Interrupt.  
Bit 6 is shared between Device Detection status and Resume Detection interrupt.  
When bit-6 of register 05h is set to one, this bit is the Resume detection Interrupt bit.  
Otherwise, this bit is used to indicate the presence of a device, ’1’ = device ‘Not present’  
and ’0’ = device ‘Present.’ In this mode, check this bit along with bit 5 to determine  
whether a device has been inserted or removed.  
Insert/Remove  
Device Insert/Remove Detection.  
Bit 5 is provided to support USB cable insertion/removal for the SL811HS in host mode.  
This bit is set when a transition from SE0 to IDLE (device inserted) or from IDLE to  
SE0 (device removed) occurs on the bus.  
4
3
2
1
0
SOF timer  
Reserved  
Reserved  
USB-B  
‘1’ = Interrupt on SOF Timer.  
‘0’  
‘0’  
USB-B Done Interrupt. (See description in Interrupt Enable Register [address 06h].)  
USB-A Done Interrupt. (See description in Interrupt Enable Register [address 06h].)  
USB-A  
Current Data Set Register/Hardware Revision/SOF Counter LOW [Address = 0Eh]. This register has two modes. Read from this  
register indicates the current SL811HS silicon revision.  
Table 15. Hardware Revision when Read [Address 0Eh]  
Bit 7  
Bit 6  
Bit 5  
Bit 4  
Bit 3  
Bit 2  
Bit 1  
Bit 0  
Hardware Revision  
Reserved  
Bit Position  
Bit Name  
Function  
7-4  
3-2  
1-0  
Hardware Revision  
Reserved  
SL811HS rev1.2 Read = 1H; SL811HS rev1.5 Read = 2.  
Read is zero.  
Reserved  
Reserved for slave.  
Writing to this register sets up auto generation of SOF to all connected peripherals. This counter is based on the 12 MHz clock and  
is not dependent on the crystal frequency. To set up a 1 ms timer interval, the software must set up both SOF counter registers to the  
proper values.  
Document 38-08008 Rev. *F  
Page 12 of 32  
[+] Feedback  
 复制成功!