欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY7C67200-48BAXI 参数 Datasheet PDF下载

CY7C67200-48BAXI图片预览
型号: CY7C67200-48BAXI
PDF下载: 下载PDF文件 查看货源
内容描述: EZ- OTG可编程的USB On - The-Go的封装选项: 48引脚FBGA [EZ-OTG Programmable USB On-The-Go Package option: 48-pin FBGA]
分类和应用:
文件页数/大小: 78 页 / 1569 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号CY7C67200-48BAXI的Datasheet PDF文件第1页浏览型号CY7C67200-48BAXI的Datasheet PDF文件第2页浏览型号CY7C67200-48BAXI的Datasheet PDF文件第3页浏览型号CY7C67200-48BAXI的Datasheet PDF文件第5页浏览型号CY7C67200-48BAXI的Datasheet PDF文件第6页浏览型号CY7C67200-48BAXI的Datasheet PDF文件第7页浏览型号CY7C67200-48BAXI的Datasheet PDF文件第8页浏览型号CY7C67200-48BAXI的Datasheet PDF文件第9页  
CY7C67200
UART Features
• Supports baud rates of 900 to 115.2K
• 8-N-1
UART Pins
Table 5. UART Interface Pins
Pin Name
TX
RX
I
2
C EEPROM Interface
EZ-OTG provides a master-only I2C interface for external se-
rial EEPROMs. The serial EEPROM can be used to store ap-
plication-specific code and data. This I2C interface is only to
be used for loading code out of EEPROM, it is not a general
I2C interface. The I2C EEPROM interface is a BIOS imple-
mentation and is exposed through GPIO pins. Refer to the
BIOS documentation for additional details on this interface.
I
2
C EEPROM Features
• Supports EEPROMs up to 64 KB (512K bit)
• Auto-detection of EEPROM size
I
2
C EEPROM Pins
Table 6. I
2
C EEPROM Interface Pins
Pin Name
SCK
SDA
LARGE EEPROM
SCK
SDA
Serial Peripheral Interface
EZ-OTG provides an SPI interface for added connectivity.
EZ-OTG may be configured as either an SPI master or SPI
slave. The SPI interface can be exposed through GPIO pins
or the External Memory port.
SPI Features
• Master or slave mode operation
• DMA block transfer and PIO byte transfer modes
• Full duplex or half duplex data communication
• 8-byte receive FIFO and 8-byte transmit FIFO
• Selectable master SPI clock rates from 250 kHz to 12 MHz
• Selectable master SPI clock phase and polarity
• Slave SPI signaling synchronization and filtering
• Slave SPI clock rates up to 2 MHz
• Maskable interrupts for block and byte transfer modes
F3
H3
Pin Number
SMALL EEPROM
H3
F3
Pin Number
B5
B4
• Individual bit transfer for non-byte aligned serial communi-
cation in PIO mode
• Programmable delay timing for the active/inactive master
SPI clock
• Auto or manual control for master mode slave select signal
• Complete access to internal memory
SPI Pins
The SPI port has a few different pin location options as shown
in
The pin location is selectable via the GPIO Control
register [0xC006].
Table 7. SPI Interface Pins
Pin Name
nSSI
SCK
MOSI
MISO
High-Speed Serial Interface
EZ-OTG provides an HSS interface. The HSS interface is a
programmable serial connection with baud rate from 9600
baud to 2M baud. The HSS interface supports both byte and
block mode operations as well as hardware and software
handshaking. Complete control of EZ-OTG can be accom-
plished through this interface via an extensible API and com-
munication protocol. The HSS interface can be exposed
through GPIO pins or the External Memory port.
HSS Features
• 8-bit, no parity code
• Programmable baud rate from 9600 baud to 2M baud
• Selectable 1- or 2-stop bit on transmit
• Programmable intercharacter gap timing for Block Transmit
• 8-byte receive FIFO
• Glitch filter on receive
• Block mode transfer directly to/from EZ-OTG internal
memory (DMA transfer)
• Selectable CTS/RTS hardware signal handshake protocol
• Selectable XON/XOFF software handshake protocol
• Programmable Receive interrupt, Block Transfer Done
interrupts
• Complete access to internal memory
HSS Pins
Table 8. HSS Interface Pins
Pin Name
CTS
RTS
RX
TX
Pin Number
F6
E4
E5
E6
Pin Number
F6 or C6
D5
D4
C5
Document #: 38-08014 Rev. *G
Page 4 of 78