欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY7C67200-48BAXI 参数 Datasheet PDF下载

CY7C67200-48BAXI图片预览
型号: CY7C67200-48BAXI
PDF下载: 下载PDF文件 查看货源
内容描述: EZ- OTG可编程的USB On - The-Go的封装选项: 48引脚FBGA [EZ-OTG Programmable USB On-The-Go Package option: 48-pin FBGA]
分类和应用:
文件页数/大小: 78 页 / 1569 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号CY7C67200-48BAXI的Datasheet PDF文件第5页浏览型号CY7C67200-48BAXI的Datasheet PDF文件第6页浏览型号CY7C67200-48BAXI的Datasheet PDF文件第7页浏览型号CY7C67200-48BAXI的Datasheet PDF文件第8页浏览型号CY7C67200-48BAXI的Datasheet PDF文件第10页浏览型号CY7C67200-48BAXI的Datasheet PDF文件第11页浏览型号CY7C67200-48BAXI的Datasheet PDF文件第12页浏览型号CY7C67200-48BAXI的Datasheet PDF文件第13页  
CY7C67200
External (Remote) Wakeup Source
There are several possible events available to wake EZ-OTG
from Sleep mode as shown in
These may also be
used as remote wakeup options for USB applications.
Upon wakeup, code begins executing within 200 ms, the time
it takes the PLL to stabilize.
Table 15.wakeup Sources
Wakeup Source (if enabled)
USB Resume
OTGVBUS
OTGID
HPI
HSS
SPI
IRQ0 (GPIO 24)
Level
Any Edge
Read
Read
Read
Any Edge
Event
D+/D– Signaling
registers, USB control registers, the stack, and other BIOS
variables. The upper internal memory space contains EZ-OTG
control registers from 0xC000 to 0xC0FF and the BIOS ROM
itself from 0xE000 to 0xFFFF. For more information on the
reserved lower memory or the BIOS ROM, refer to the
Programmers documentation and the BIOS documentation.
During development with the EZ-OTG toolset, the lower area
of User's space (0x04A4 to 0x1000) should be left available to
load the GDB stub. The GDB stub is required to allow the
toolset debug access into EZ-OTG.
Figure 6. Memory Map
Internal Memory
HW INTs
0x0000 - 0x00FF
SW INTs
0x0100 - 0x011F
0x0120 - 0x013F
0x0140 - 0x0148
0x014A - 0x01FF
0x0200- 0x02FF
0x0300- 0x030F
0x0310- 0x03FF
0x0400- 0x04A2
0x04A4- 0x3FFF
Primary Registers
Swap Registers
HPI Int / Mailbox
LCP Variables
USB Registers
Slave Setup Packet
BIOS Stack
USB Slave & OTG
USER SPACE
~15K
Power-On Reset (POR) Description
The length of the power-on-reset event can be defined by (V
CC
ramp to valid) + (Crystal start up). A typical application might
utilize a 12-ms power-on-reset event = ~7 ms + ~5 ms, respec-
tively.
Reset Pin
The Reset pin is active low and requires a minimum pulse
duration of sixteen 12-MHz clock cycles (1.3 ms). A reset
event restores all registers to their default POR settings. Code
execution then begins 200 ms later at 0xFF00 with an imme-
diate jump to 0xE000, the start of BIOS.
Note
It should be noted that for up to 3 ms after BIOS starts
executing, GPIO[24:19] and GPIO[15:8] will be driven as out-
puts for a test mode. If these pins need to be used as inputs,
a series resistor is required (10 ohm to 48 ohm is recommend-
ed). Refer to BIOS documentation for addition details.
USB Reset
A USB Reset affects registers 0xC090 and 0xC0B0, all other
registers remain unchanged.
Memory Map
Memory map information is presented in this section.
Mapping
The EZ-OTG has just over 24 KB of addressable memory
mapped from 0x0000 to 0xFFFF. This 24 KB contains both
program and data space and is byte addressable.
shows the various memory region address locations.
Internal Memory
Of the internal memory, 15 KB is allocated for user’s program
and data code. The lower memory space from 0x0000 to
0x04A2 is reserved for interrupt vectors, general purpose
Notes
3. Read data will be discarded (dummy data).
4. HPI_INT will assert on a USB Resume.registers
0xC000- 0xC0FF
Control Registers
0xE000- 0xFFFF
BIOS
Document #: 38-08014 Rev. *G
Page 9 of 78