欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY7C024AV-20AXC 参数 Datasheet PDF下载

CY7C024AV-20AXC图片预览
型号: CY7C024AV-20AXC
PDF下载: 下载PDF文件 查看货源
内容描述: 3.3V 4K / 8K / 16K X 16/18双端口静态RAM [3.3V 4K/8K/16K x 16/18 Dual-Port Static RAM]
分类和应用:
文件页数/大小: 19 页 / 248 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号CY7C024AV-20AXC的Datasheet PDF文件第8页浏览型号CY7C024AV-20AXC的Datasheet PDF文件第9页浏览型号CY7C024AV-20AXC的Datasheet PDF文件第10页浏览型号CY7C024AV-20AXC的Datasheet PDF文件第11页浏览型号CY7C024AV-20AXC的Datasheet PDF文件第13页浏览型号CY7C024AV-20AXC的Datasheet PDF文件第14页浏览型号CY7C024AV-20AXC的Datasheet PDF文件第15页浏览型号CY7C024AV-20AXC的Datasheet PDF文件第16页  
CY7C024AV/025AV/026AV
CY7C0241AV/0251AV/036AV
Switching Waveforms
(continued)
Write Cycle No. 1: R/W Controlled Timing
[33, 34, 35, 36]
t
WC
ADDRESS
t
HZOE
[39]
OE
t
AW
CE
[37, 38]
t
SA
R/W
t
HZWE
[39]
DATA OUT
NOTE 40
t
PWE
[36]
t
HA
t
LZWE
NOTE 40
t
SD
t
HD
DATA IN
Write Cycle No. 2: CE Controlled Timing
[33, 34, 35, 41]
t
WC
ADDRESS
t
AW
CE
[37, 38]
t
SA
R/W
t
SCE
t
HA
t
SD
DATA IN
t
HD
Notes:
33. R/W must be HIGH during all address transitions.
34. A write occurs during the overlap (t
SCE
or t
PWE
) of a LOW CE or SEM and a LOW UB or LB.
35. t
HA
is measured from the earlier of CE or R/W or (SEM or R/W) going HIGH at the end of write cycle.
36. If OE is LOW during a R/W controlled write cycle, the write pulse width must be the larger of t
PWE
or (t
HZWE
+ t
SD
) to allow the I/O drivers to turn off and data
to be placed on the bus for the required t
SD
. If OE is HIGH during an R/W controlled write cycle, this requirement does not apply and the write pulse can be
as short as the specified t
PWE
.
37. To access RAM, CE = V
IL
, SEM = V
IH
.
38. To access upper byte, CE = V
IL
, UB = V
IL
, SEM = V
IH
.
To access lower byte, CE = V
IL
, LB = V
IL
, SEM = V
IH
.
39. Transition is measured
±500
mV from steady state with a 5-pF load (including scope and jig). This parameter is sampled and not 100% tested.
40. During this period, the I/O pins are in the output state, and input signals must not be applied.
41. If the CE or SEM LOW transition occurs simultaneously with or after the R/W LOW transition, the outputs remain in the high-impedance state.
Document #: 38-06052 Rev. *H
Page 12 of 19