欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY7B994V-5AC 参数 Datasheet PDF下载

CY7B994V-5AC图片预览
型号: CY7B994V-5AC
PDF下载: 下载PDF文件 查看货源
内容描述: 高速多相位锁相环时钟缓冲器 [High-speed Multi-phase PLL Clock Buffer]
分类和应用: 时钟
文件页数/大小: 15 页 / 392 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号CY7B994V-5AC的Datasheet PDF文件第1页浏览型号CY7B994V-5AC的Datasheet PDF文件第2页浏览型号CY7B994V-5AC的Datasheet PDF文件第3页浏览型号CY7B994V-5AC的Datasheet PDF文件第5页浏览型号CY7B994V-5AC的Datasheet PDF文件第6页浏览型号CY7B994V-5AC的Datasheet PDF文件第7页浏览型号CY7B994V-5AC的Datasheet PDF文件第8页浏览型号CY7B994V-5AC的Datasheet PDF文件第9页  
RoboClock
CY7B993V
CY7B994V
Pin Definitions
(continued)
[1]
Pin Name
FBDS[0:1]
FBDIS
I/O
Input
Input
Pin Type
3-level
Input
LVTTL
Pin Description
Feedback Divider Function Select:
These inputs determine the function of the QFA0
and QFA1 outputs (see
Table 4).
Feedback Disable:
This input controls the state of QFA[0:1]. When HIGH, the QFA[0:1]
is disabled to the “HOLD-OFF” or “HI-Z” state; the disable state is determined by
OUTPUT_MODE. When LOW, the QFA[0:1] is enabled (see
Table 5).
This input has an
internal pull-down.
Output Phase Function Select:
Each pair controls the phase function of the respective
bank of outputs (see
Table 3).
Output Divider Function Select:
Each pair controls the divider function of the respective
bank of outputs (see
Table 4).
Output Disable:
Each input controls the state of the respective output bank. When HIGH,
the output bank is disabled to the “HOLD-OFF” or “HI-Z” state; the disable state is deter-
mined by OUTPUT_MODE. When LOW, the [1:4]Q[A:B][0:1] is enabled (see
Table 5).
These inputs each have an internal pull-down.
Invert Mode:
This input only affects Bank 3. When this input is LOW, each matched output
pair will become complementary (3QA0+, 3QA1–, 3QB0+, 3QB1–). When this input is
HIGH, all four outputs in the same bank will be inverted. When this input is MID all four
outputs will be non inverting.
PLL Lock Indicator:
When HIGH, this output indicates the internal PLL is locked to the
reference signal. When LOW, the PLL is attempting to acquire lock.
Output Mode:
This pin determines the clock outputs’ disable state. When this input is
HIGH, the clock outputs will disable to high-impedance (HI-Z). When this input is LOW,
the clock outputs will disable to “HOLD-OFF” mode. When in MID, the device will enter
factory test mode.
Clock Feedback Output:
This pair of clock outputs is intended to be connected to the
FB input. These outputs have numerous divide options and three choices of phase adjust-
ments. The function is determined by the setting of the FBDS[0:1] pins and FBF0.
Clock Output:
These outputs provide numerous divide and phase select functions deter-
mined by the [1:4]DS[0:1] and [1:4]F[0:1] inputs.
Output Buffer Power:
Power supply for each output pair.
Internal Power:
Power supply for the internal circuitry.
Device Ground.
The REF inputs can be changed dynamically. When changing
from one reference input to the other of the same frequency,
the PLL is optimized to ensure that the clock output period will
not be less than the calculated system budget (t
MIN
= t
REF
(nominal reference clock period) – t
CCJ
(cycle-to-cycle jitter) –
t
PDEV
(max. period deviation)) while reacquiring the lock.
VCO, Control Logic, Divider, and Phase Generator
The VCO accepts analog control inputs from the PLL filter
block. The FS control pin setting determines the nominal
operational frequency range of the divide by one output (f
NOM
)
of the device. f
NOM
is directly related to the VCO frequency.
There are two versions: a low-speed device (CY7B993V)
where f
NOM
ranges from 12 MHz to 100 MHz, and a
high-speed device (CY7B994V) that ranges from 24 MHz to
200 MHz. The FS setting for each device is shown in
Table 1.
The f
NOM
frequency is seen on “divide-by-one” outputs. For
the CY7B994V, the upper f
NOM
range extends from 96 MHz to
200 MHz.
[1:4]F[0:1]
[1:4]DS[0:1]
DIS[1:4]
Input
Input
Input
3-level
Input
3-level
Input
LVTTL
INV3
Input
3-level
Input
LOCK
Output LVTTL
3-Level
Input
OUTPUT_MODE Input
QFA[0:1]
Output LVTTL
[1:4]Q[A:B][0:1]
VCCN
VCCQ
GND
Output LVTTL
PWR
PWR
PWR
Block Diagram Description
Phase Frequency Detector and Filter
These two blocks accept signals from the REF inputs (REFA+,
REFA–, REFB+, or REFB–) and the FB inputs (FBKA+,
FBKA–, FBKB+, or FBKB–). Correction information is then
generated to control the frequency of the voltage-controlled
oscillator (VCO). These two blocks, along with the VCO, form
a PLL that tracks the incoming REF signal.
The CY7B993V/994V have a flexible REF and FB input
scheme. These inputs allow the use of either differential
LVPECL or single-ended LVTTL inputs. To configure as
single-ended LVTTL inputs, the complementary pin must be
left open (internally pulled to 1.5V). The other input pin can
then be used as an LVTTL input. The REF inputs are also
tolerant to hot insertion.
Document #: 38-07127 Rev. *F
Page 4 of 15