欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY7B933-JC 参数 Datasheet PDF下载

CY7B933-JC图片预览
型号: CY7B933-JC
PDF下载: 下载PDF文件 查看货源
内容描述: 的HOTLink ™发射器/接收器 [HOTLink⑩ Transmitter/Receiver]
分类和应用:
文件页数/大小: 35 页 / 630 K
品牌: CYPRESS [ CYPRESS ]
 浏览型号CY7B933-JC的Datasheet PDF文件第16页浏览型号CY7B933-JC的Datasheet PDF文件第17页浏览型号CY7B933-JC的Datasheet PDF文件第18页浏览型号CY7B933-JC的Datasheet PDF文件第19页浏览型号CY7B933-JC的Datasheet PDF文件第21页浏览型号CY7B933-JC的Datasheet PDF文件第22页浏览型号CY7B933-JC的Datasheet PDF文件第23页浏览型号CY7B933-JC的Datasheet PDF文件第24页  
CY7B923  
CY7B933  
logic and test pattern inputs can be synchronized by sending  
a SYNC pattern and allowing the Framer to align the logic to  
the bit stream. The flow is as follows:  
Receiver Test Mode Description  
The CY7B933 Receiver offers two types of test mode opera-  
tion, BIST mode and Test mode. In a normal system applica-  
tion, the Built-In Self-Test (BIST) mode can be used to check  
the functionality of the Transmitter, the Receiver and the link  
connecting them. This mode is available with minimal impact  
on user system logic, and can be used as part of the normal  
system diagnostics. Typical connections and timing are shown  
in Figure 7.  
1. Assert Test mode for several test clock cycles to establish  
normal counter sequence.  
2. Assert RF to enable reframing.  
3. Input a repeating sequence of bits representing K28.5  
(Sync).  
4. RDY falling shows the byte boundary established by the  
K28.5 input pattern.  
BIST Mode  
5. Proceed with pattern, voltage and timing tests as is conve-  
nient for the test program and tester to be used.  
BIST Mode function is as follows:  
1. Set BISTEN LOW to enable self-test generation and await  
RDY LOW indicating that the initialization code has been  
received.  
(While in Test mode and in BIST mode with RF HIGH, the Q  
,
0-7  
RVS, and SC/D outputs reflect various internal logic states and not  
the received data.)  
2. Monitor RVS and check for any byte time with the pin HIGH  
to detect pattern mismatches. RDY will pulse HIGH once  
per BIST loop, and can be used by an external counter to  
monitor test pattern progress. Q  
expected pattern and may be useful for debug purposes.  
Test mode is intended to allow logical, DC, and AC testing of  
the Receiver without requiring that the tester generate input  
data at the bit rate or accommodate the PLL lock, tracking and  
frequency range characteristics that are required when the  
part operates in its normal mode.  
and SC/D will show the  
07  
3. When testing is completed, set BISTEN HIGH and resume  
normal function.  
X3.230 Codes and Notation Conventions  
Note: A specific test of the RVS output may be required to  
assure an adequate test. To perform this test, it is only neces-  
sary to have the Transmitter send violation (SVS = HIGH) for  
a few bytes before beginning the BIST test sequence. Alter-  
natively, the Receiver could enter BIST mode after the Trans-  
mitter has begun sending BIST loop data, or be removed be-  
fore the Transmitter finishes sending BIST loops, each of  
which contain several deliberate violations and should cause  
RVS to pulse HIGH.  
Information to be transmitted over a serial link is encoded eight  
bits at a time into a 10-bit Transmission Character and then  
sent serially, bit by bit. Information received over a serial link  
is collected ten bits at a time, and those Transmission Charac-  
ters that are used for data (Data Characters) are decoded into  
the correct eight-bit codes. The 10-bit Transmission Code sup-  
ports all 256 8-bit combinations. Some of the remaining Trans-  
mission Characters (Special Characters) are used for func-  
tions other than data transmission.  
BIST mode is intended to check the entire function of the  
Transmitter, serial link, and Receiver. It augments normal fac-  
tory ATE testing and provides the user system with a rigorous  
test mechanism to check the link transmission system, without  
requiring any significant system overhead.  
The primary rationale for use of a Transmission Code is to  
improve the transmission characteristics of a serial link. The  
encoding defined by the Transmission Code ensures that suf-  
ficient transitions are present in the serial bit stream to make  
clock recovery possible at the Receiver. Such encoding also  
greatly increases the likelihood of detecting any single or mul-  
tiple bit errors that may occur during transmission and recep-  
tion of information. In addition, some Special Characters of  
the Transmission Code selected by Fibre Channel Standard  
consist of a distinct and easily recognizable bit pattern (the  
Special Character Comma) that assists a Receiver in achiev-  
ing word alignment on the incoming bit stream.  
When in Bypass mode, the BIST logic will function in the same  
way as in the Encoded mode. MODE = HIGH and BISTEN =  
LOW causes the Receiver to switch to Encoded mode and begin  
checking the decoded received data of the BIST pattern, as if  
MODE = LOW. When BISTEN returns to HIGH, the Receiver re-  
sumes normal Bypass operation. In Test mode the BIST function  
works as in the normal mode.  
Test Mode  
Notation Conventions  
The MODE input pin selects between three receiver functional  
modes. When wired to VCC, the Shifter contents bypass the  
The documentation for the 8B/10B Transmission Code uses  
letter notation for the bits in an 8-bit byte. Fibre Channel Stan-  
dard notation uses a bit notation of A, B, C, D, E, F, G, H for  
the 8-bit byte for the raw 8-bit data, and the letters a, b, c, d, e,  
i, f, g, h, j for encoded 10-bit data. There is a correspondence  
between bit A and bit a, B and b, C and c, D and d, E and e, F  
and f, G and g, and H and h. Bits i and j are derived, respec-  
tively, from (A,B,C,D,E) and (F,G,H).  
Decoder and go directly from the Decoder latch to the Q inputs  
aj  
of the Output latch. When wired to GND, the outputs are decoded  
using the 8B/10B codes shown at the end of this datasheet and  
become Q , RVS, and SC/D. The third function is Test mode,  
07  
used for factoryor incomingdevicetest. This modecanbeselected  
byleaving the MODE pinopen (internal circuitry forcesthe open pin  
to VCC/2).  
The bit labeled A in the description of the 8B/10B Transmission  
Code corresponds to bit 0 in the numbering scheme of the  
FC-2 specification, B corresponds to bit 1, as shown below.  
Test mode causes the Receiver to function in its Encoded  
mode, but with INB (INB+) as the bit rate Test clock instead of  
the Internal PLL generated bit clock. In this mode, transfers  
between the Shifter, Decoder register and Output register are  
controlled by their normal logic, but with an external bit rate  
clock instead of the PLL (the recovered bit clock). Internal  
FC-2 bit designation—  
HOTLink D/Q designation— 7  
8B/10B bit designation—  
7
6
6
5
5
4
4
E
3
3
D
2
2
C
1
1
B
0
0
A
H
G F  
20  
 复制成功!