Ultra37000 CPLD Family
Typical 5.0V Power Consumption (continued)
CY37512
600
High Speed
500
400
300
200
100
0
Low Power
0
20
40
60
80
100
120
140
160
Frequency (M Hz)
The typical pattern is a 16-bit up counter, per logic block, with outputs disabled.
CC = 5.0V, TA = Room Temperature
V
Typical 3.3V Power Consumption
CY37032V
30
High Speed
25
20
15
10
5
Low Power
0
0
20
40
60
80
100
120
140
160
Frequency (MHz)
The typical pattern is a 16-bit up counter, per logic block, with outputs disabled.
VCC = 3.3V, TA = Room Temperature
Document #: 38-03007 Rev. *C
Page 28 of 62