欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY37032P44-125AC 参数 Datasheet PDF下载

CY37032P44-125AC图片预览
型号: CY37032P44-125AC
PDF下载: 下载PDF文件 查看货源
内容描述: 5V , 3.3V , ISRTM高性能的CPLD [5V, 3.3V, ISRTM High-Performance CPLDs]
分类和应用: 可编程逻辑输入元件时钟
文件页数/大小: 64 页 / 1733 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号CY37032P44-125AC的Datasheet PDF文件第3页浏览型号CY37032P44-125AC的Datasheet PDF文件第4页浏览型号CY37032P44-125AC的Datasheet PDF文件第5页浏览型号CY37032P44-125AC的Datasheet PDF文件第6页浏览型号CY37032P44-125AC的Datasheet PDF文件第8页浏览型号CY37032P44-125AC的Datasheet PDF文件第9页浏览型号CY37032P44-125AC的Datasheet PDF文件第10页浏览型号CY37032P44-125AC的Datasheet PDF文件第11页  
Ultra37000 CPLD Family
COMBINATORIAL SIGNAL
INPUT
resources for pinout flexibility, and a simple timing model for
consistent system performance.
OUTPUT
t
PD
= 6.5 ns
REGISTERED SIGNAL
t
S
= 3.5 ns
D,T,L
O
Development Software Support
Warp
Warp is a state-of-the-art compiler and complete CPLD design
tool. For design entry, Warp provides an IEEE-STD-1076/1164
VHDL text editor, an IEEE-STD-1364 Verilog text editor, and a
graphical finite state machine editor. It provides optimized
synthesis and fitting by replacing basic circuits with ones
pre-optimized for the target device, by implementing logic in
unused memory and by perfect communication between fitting
and synthesis. To facilitate design and debugging, Warp
provides graphical timing simulation and analysis.
Warp
Professional
Warp
Professional contains several additional features. It
provides an extra method of design entry with its graphical
block diagram editor. It allows up to 5 ms timing simulation
instead of only 2 ms. It allows comparison of waveforms before
and after design changes.
Warp
Enterprise
Warp
Enterprise provides even more features. It provides
unlimited timing simulation and source-level behavioral
simulation as well as a debugger. It has the ability to generate
graphical HDL blocks from HDL text. It can even generate
testbenches.
Warp
is available for PC and UNIX platforms. Some features
are not available in the UNIX version. For further information
see the
Warp
for PC,
Warp
for UNIX,
Warp
Professional and
Warp
Enterprise data sheets on Cypress’s web site
(www.cypress.com).
Third-Party Software
t
CO
= 4.5 ns
OUTPUT
INPUT
CLOCK
Figure 5. Timing Model for CY37128
JTAG and PCI Standards
PCI Compliance
5V operation of the Ultra37000 is fully compliant with the PCI
Local Bus Specification published by the PCI Special Interest
Group. The 3.3V products meet all PCI requirements except
for the output 3.3V clamp, which is in direct conflict with 5V
tolerance. The Ultra37000 family’s simple and predictable
timing model ensures compliance with the PCI AC specifica-
tions independent of the design.
IEEE 1149.1-compliant JTAG
The Ultra37000 family has an IEEE 1149.1 JTAG interface for
both Boundary Scan and ISR.
Boundary Scan
The Ultra37000 family supports Bypass, Sample/Preload,
Extest, Idcode, and Usercode boundary scan instructions. The
JTAG interface is shown in
Instruction Register
TDI
TDO
TMS
TCK
JTAG
TAP
CONTROLLER
Bypass Reg.
Boundary Scan
idcode
Usercode
ISR Prog.
Although
Warp
is a complete CPLD development tool on its
own, it interfaces with nearly every third party EDA tool. All
major third-party software vendors provide support for the
Ultra37000 family of devices. Refer to the third-party software
data sheet or contact your local sales office for a list of
currently supported third-party vendors.
Programming
There are four programming options available for Ultra37000
devices. The first method is to use a PC with the 37000
UltraISR programming cable and software. With this method,
the ISR pins of the Ultra37000 devices are routed to a
connector at the edge of the printed circuit board. The 37000
UltraISR programming cable is then connected between the
parallel port of the PC and this connector. A simple configu-
ration file instructs the ISR software of the programming
operations to be performed on each of the Ultra37000 devices
in the system. The ISR software then automatically completes
all of the necessary data manipulations required to accomplish
the programming, reading, verifying, and other ISR functions.
For more information on the Cypress ISR Interface, see the
ISR Programming Kit data sheet (CY3700i).
The second method for programming Ultra37000 devices is on
automatic test equipment (ATE). This is accomplished through
a file created by the ISR software. Check the Cypress website
for the latest ISR software download information.
Data Registers
Figure 6. JTAG Interface
In-System Reprogramming (ISR)
In-System Reprogramming is the combination of the capability
to program or reprogram a device on-board, and the ability to
support design changes without changing the system timing
or device pinout. This combination means design changes
during debug or field upgrades do not cause board respins.
The Ultra37000 family implements ISR by providing a JTAG
compliant interface for on-board programming, robust routing
Document #: 38-03007 Rev. *D
Page 7 of 64