欢迎访问ic37.com |
会员登录 免费注册
发布采购

C9827HY 参数 Datasheet PDF下载

C9827HY图片预览
型号: C9827HY
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能的Pentium 4的时钟合成器 [High Performance Pentium 4 Clock Synthesizer]
分类和应用: 晶体时钟发生器微控制器和处理器外围集成电路光电二极管
文件页数/大小: 25 页 / 172 K
品牌: CYPRESS [ CYPRESS ]
 浏览型号C9827HY的Datasheet PDF文件第9页浏览型号C9827HY的Datasheet PDF文件第10页浏览型号C9827HY的Datasheet PDF文件第11页浏览型号C9827HY的Datasheet PDF文件第12页浏览型号C9827HY的Datasheet PDF文件第14页浏览型号C9827HY的Datasheet PDF文件第15页浏览型号C9827HY的Datasheet PDF文件第16页浏览型号C9827HY的Datasheet PDF文件第17页  
Approved Product  
C9827H  
High Performance Pentium® 4 Clock Synthesizer  
Group Timing Relationship and Tolerances  
Offset  
Tolerance  
±1.0 nS  
±1.0 nS  
±1.0 nS  
Conditions  
3V66 to PCI  
2.5 nS  
3V66 Leads PCI (un-buffered mode)  
0 degrees phase shift  
USB to DOT 48M Skew  
66B(0:2) to PCI offset  
0.0 nS  
2.5 nS  
66B leads PCI (buffered mode)  
USB and DOT 48M Phase Relationship  
The 48MUSB and 48MDOT clocks are in phase. It is understood that the difference in edge rate will introduce some  
inherent offset. When 3V66_1/VCH clock is configured for VCH (48MHz) operation it is also in phase with the USB  
and DOT outputs.  
USB48M  
DOT48M  
48MUSB and 48MDOT Phase Relationship Figure  
66IN to 66B(0:2) Buffered Prop Delay  
The 66IN to 66B(0:2) output delay is shown below.  
66IN  
Tpd  
66CB0:2)  
66IN to 66B(0:2) Output Delay Figure  
The Tpd is the prop delay from the input pin (66IN) to the output pins (66B[0:2]). The outputs’ variation of Tpd is  
described in the AC parameters section of this data sheet. The measurement taken at 1.5 volts.  
Cypress Semiconductor Corporation  
http://www.cypress.com  
Document#: 38-07106 Rev. *A  
12/26/2002  
Page 13 of 25  
 复制成功!