欢迎访问ic37.com |
会员登录 免费注册
发布采购

RS8953SPBEPJ 参数 Datasheet PDF下载

RS8953SPBEPJ图片预览
型号: RS8953SPBEPJ
PDF下载: 下载PDF文件 查看货源
内容描述: 高比特率数字用户线( HDSL )信道单元 [High-Bit-Rate Digital Subscriber Line (HDSL) channel unit]
分类和应用: 电信集成电路
文件页数/大小: 173 页 / 1229 K
品牌: CONEXANT [ CONEXANT SYSTEMS, INC ]
 浏览型号RS8953SPBEPJ的Datasheet PDF文件第130页浏览型号RS8953SPBEPJ的Datasheet PDF文件第131页浏览型号RS8953SPBEPJ的Datasheet PDF文件第132页浏览型号RS8953SPBEPJ的Datasheet PDF文件第133页浏览型号RS8953SPBEPJ的Datasheet PDF文件第135页浏览型号RS8953SPBEPJ的Datasheet PDF文件第136页浏览型号RS8953SPBEPJ的Datasheet PDF文件第137页浏览型号RS8953SPBEPJ的Datasheet PDF文件第138页  
4.0 Registers  
RS8953B/8953SPB  
4.15 PRA Transmit Read  
HDSL Channel Unit  
SA7_MODE  
SA8_MODE  
E_MODE  
Controls the behavior of Sa7 bits, transmitted towards the HDSL link, as follows:  
0 = Transparent  
1 = From bits buffer 1  
Controls the behavior of Sa8 bits transmitted towards the HDSL link, as follows:  
0 = Transparent  
1 = From bits buffer 1  
Controls the behavior of the E-bits transmitted towards the HDSL link, as follows:  
Code  
00  
01  
E-bits  
Transparent  
From bits buffer 0  
Automatic  
10  
11  
Illegal  
The Automatic mode operates in conjunction with the receiver CRC4 check result (reported  
also in RX_PRA_MON0), as follows:  
Receiver CRC Check  
E-bits Forced to  
Error  
OK  
0
1
NOTE:  
The value of this register takes effect starting with the next PCM multiframe  
following the write access cycle completion.  
0x41—PRA Transmit Control Register 1 (TX_PRA_CTRL1)  
7
6
5
4
3
2
1
0
RESET_E_CNT  
AIS  
A_MODE  
CRC4_MODE[1:0]  
SYNCHR_EN  
PRA_EN  
PRA_EN  
Used to enable or globally disable the receive PRA circuitry, as follows:  
0 = Disable ALL RX PRA functionality  
1 = Enable ALL RX PRA functionality  
SYNCHR_EN  
CRC4_MODE  
Used to enable or disable the PCM multiframe synchronization state machine, as follows:  
0 = Enable—Use TMSYNC input pin as a qualifier of the frame, and force  
the synchronization state machine to HUNT mode  
1 = Disable—Use TMSYNC input as a qualifier of multiframe  
CRC4_MODE controls the behavior of the CRC bits transmitted towards the HDSL link, as  
follows:  
Code  
00  
01  
CRC4 Bits  
Transparent  
All 1  
10  
11  
Re-calculated  
Illegal  
A_MODE  
Controls the behavior of A-bits transmitted towards the HDSL link, as follows:  
0 = Transparent  
1 = From bits buffer 0  
4-66  
Conexant  
N8953BDSB  
 复制成功!