欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP9315-IBZ 参数 Datasheet PDF下载

EP9315-IBZ图片预览
型号: EP9315-IBZ
PDF下载: 下载PDF文件 查看货源
内容描述: 增强型通用平台的系统级芯片处理器 [Enhanced Universal Platform System-on-Chip Processor]
分类和应用: 微控制器和处理器外围集成电路微处理器时钟
文件页数/大小: 64 页 / 1036 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号EP9315-IBZ的Datasheet PDF文件第10页浏览型号EP9315-IBZ的Datasheet PDF文件第11页浏览型号EP9315-IBZ的Datasheet PDF文件第12页浏览型号EP9315-IBZ的Datasheet PDF文件第13页浏览型号EP9315-IBZ的Datasheet PDF文件第15页浏览型号EP9315-IBZ的Datasheet PDF文件第16页浏览型号EP9315-IBZ的Datasheet PDF文件第17页浏览型号EP9315-IBZ的Datasheet PDF文件第18页  
EP9315  
Enhanced Universal Platform SOC Processor  
Timings  
Timing Diagram Conventions  
This data sheet contains one or more timing diagrams. The following key explains the components used in these  
diagrams. Any variations are clearly labelled when they occur. Therefore, no additional meaning should be attached  
unless specifically stated.  
Clock  
High to Low  
High/Low to High  
Bus Change  
Bus Valid  
Undefined/Invalid  
Valid Bus to Tristate  
Bus/Signal Omission  
Figure 1. Timing Diagram Drawing Key  
Timing Conditions  
Unless specified otherwise, the following conditions are true for all timing measurements.  
• T = 0 to 70° C  
A
• CVDD = VDD_PLL = 1.8V  
• RVDD = 3.3 V  
• All grounds = 0 V  
• Logic 0 = 0 V, Logic 1 = 3.3 V  
• Output loading = 50 pF  
• Timing reference levels = 1.5 V  
• The Processor Bus Clock (HCLK) is programmable and is set by the user. The frequency is typically between  
33 MHz and 100 MHz (92 MHz for industrial conditions).  
14  
©Copyright 2005 Cirrus Logic (All Rights Reserved)  
DS638PP4  
 复制成功!