欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS5101A-JL16 参数 Datasheet PDF下载

CS5101A-JL16图片预览
型号: CS5101A-JL16
PDF下载: 下载PDF文件 查看货源
内容描述: 16位, 100kHz的/ 20kHz的A / D转换器 [16-Bit, 100kHz/ 20kHz A/D Converters]
分类和应用: 转换器
文件页数/大小: 40 页 / 461 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CS5101A-JL16的Datasheet PDF文件第12页浏览型号CS5101A-JL16的Datasheet PDF文件第13页浏览型号CS5101A-JL16的Datasheet PDF文件第14页浏览型号CS5101A-JL16的Datasheet PDF文件第15页浏览型号CS5101A-JL16的Datasheet PDF文件第17页浏览型号CS5101A-JL16的Datasheet PDF文件第18页浏览型号CS5101A-JL16的Datasheet PDF文件第19页浏览型号CS5101A-JL16的Datasheet PDF文件第20页  
CS5101A CS5102A  
MODE  
PDT  
SCKMOD  
OUTMOD  
SCLK  
Input  
CH1/2  
Input  
HOLD  
Input  
Input  
Input  
X
1
1
0
0
1
0
1
0
RBT  
Input  
Input  
SSC  
FRN  
Output  
Output  
Input  
Output  
Table 2. Serial Output Modes  
Output Mode Control  
out each bit as it’s determined during the conver-  
sion process, at a rate of 1/4 the master clock  
speed. Table 2 shows an overview of the different  
states of SCKMOD and OUTMOD, and the cor-  
responding output modes.  
The CS5101A and CS5102A can be configured  
in three different output modes, as well as an in-  
ternal, synchronous loop-back mode. This allows  
great flexibility for design into a wide variety of  
systems. The operating mode is selected by set-  
ting the states of the SCKMOD and OUTMOD  
pins. In all modes, data is output on SDATA,  
starting with the MSB. Each subsequent data bit  
is updated on the falling edge of SCLK.  
Pipelined Data Transmission (PDT)  
PDT mode is selected by tying both SCKMOD  
and OUTMOD high. In PDT mode, the SCLK  
pin is an input. Data is registered during conver-  
sion, and output during the following conversion  
cycle. HOLD must be brought low, initiating an-  
other conversion, before data from the previous  
conversion is available on SDATA. If all the data  
has not been clocked out before the next falling  
edge of HOLD, the old data will be lost  
(Figure 3).  
When SCKMOD is high, SCLK is an input, al-  
lowing the data to be clocked out with an  
external serial clock at rates up to 5 MHz. Addi-  
tional clock edges after #16 will clock out logic  
’1’s on SDATA. Tying SCKMOD low reconfig-  
ures SCLK as an output, and the converter clocks  
0
4
8
60  
64  
68  
72  
76  
0
4
8
60  
64  
68  
72  
76  
0
CLKIN (i)  
HOLD (i)  
CH1/2 (i)  
Internal  
Status  
Converting Ch. 2  
Tracking Ch. 1  
Converting Ch. 1  
Tracking Ch. 2  
SCLK (i)  
SDATA (o)  
SSH/SDL (o)  
TRK1 (o)  
D15  
D14  
D1 D0 (Ch. 1)  
D15  
D14  
D1  
D0 (Ch. 2)  
D15  
TRK2 (o)  
Figure 3. Pipelined Data Transmission Mode (PDT)  
16  
DS45F2  
 复制成功!