Data Sheet
Electrical Characteristics - CDK2308C
(AVDD = 1.8V, DVDD = 1.8V, DVDDCLK = 1.8V, OVDD=2.5V, 65MSPS clock, 50% clock duty cycle,
-1dBFS 8MHz input signal, 13-bit output, unless otherwise noted)
Symbol
Parameter
Conditions
Min
Typ
Max
Units
Performance
FIN = 8MHz
FIN = 20MHz
FIN ≃ FS/2
60
61.6
61.6
61.5
61.3
61.6
61.6
60.4
61.1
77
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBc
SNR
Signal to Noise Ratio
FIN = 40MHz
FIN = 8MHz
FIN = 20MHz
FIN ≃ FS/2
60
70
SNDR
SFDR
HD2
Signal to Noise and Distortion Ratio
Spurious Free Dynamic Range
Second order Harmonic Distortion
Third order Harmonic Distortion
FIN = 40MHz
FIN = 8MHz
FIN = 20MHz
FIN ≃ FS/2
77
dBc
70
dBc
FIN = 40MHz
FIN = 8MHz
FIN = 20MHz
FIN ≃ FS/2
75
dBc
-80
-70
9.7
-90
-95
-85
-90
-77
-77
-70
-75
9.9
dBc
dBc
dBc
FIN = 40MHz
FIN = 8MHz
FIN = 20MHz
FIN ≃ FS/2
dBc
dBc
dBc
HD3
dBc
FIN = 40MHz
FIN = 8MHz
FIN = 20MHz
FIN ≃ FS/2
dBc
bits
9.9
bits
ENOB
XTALK
Effective number of Bits
Crosstalk
9.7
bits
FIN = 40MHz
9.9
bits
Signal crosstalk between channels, FIN1
8MHz, FIN0 = 9.9MHz
=
-97
dBc
Power Supply
AIDD
Analog Supply Current
Digital Supply Current
22
5.2
7.9
mA
mA
mA
DIDD
Digital core supply
2.5V output driver supply, sine wave input,
FIN = 1MHz
OIDD
Output Driver Supply
2.5V output driver supply, sine wave input,
FIN = 1MHz, CLK_EXT disabled
6.4
mA
Analog Power Dissipation
Digital Power Dissipation
39.6
25.4
mW
mW
OVDD = 2.5V, 5pF load on output bits,
FIN = 1MHz, CLK_EXT disabled
OVDD = 2.5V, 5pF load on output bits,
FIN = 1MHz, CLK_EXT disabled
65
mW
Total Power Dissipation
Power Down Dissipation
Sleep Mode 1
9.3
µW
mW
mW
Power Dissipation, Sleep mode one channel
Power Dissipation, Sleep mode both channels
38.2
15.7
Sleep Mode 2
Clock Inputs
Max. Conversion Rate
Min. Conversion Rate
65
MSPS
MSPS
40
©2009 CADEKA Microcircuits LLC
www.cadeka.com
8