欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA64A-AU 参数 Datasheet PDF下载

ATMEGA64A-AU图片预览
型号: ATMEGA64A-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器,带有64K字节的系统内可编程闪存 [8-bit Microcontroller with 64K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 392 页 / 7964 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA64A-AU的Datasheet PDF文件第62页浏览型号ATMEGA64A-AU的Datasheet PDF文件第63页浏览型号ATMEGA64A-AU的Datasheet PDF文件第64页浏览型号ATMEGA64A-AU的Datasheet PDF文件第65页浏览型号ATMEGA64A-AU的Datasheet PDF文件第67页浏览型号ATMEGA64A-AU的Datasheet PDF文件第68页浏览型号ATMEGA64A-AU的Datasheet PDF文件第69页浏览型号ATMEGA64A-AU的Datasheet PDF文件第70页  
ATmega64A  
Table 12-1.  
Interrupt Sense Control(1)  
ISCn1  
ISCn0  
Description  
0
0
1
1
0
1
0
1
The low level of INTn generates an interrupt request.  
Reserved  
The falling edge of INTn generates asynchronously an interrupt request.  
The rising edge of INTn generates asynchronously an interrupt request.  
Note:  
1. n = 3, 2, 1or 0.  
When changing the ISCn1/ISCn0 bits, the interrupt must be disabled by clearing its Interrupt  
Enable bit in the EIMSK Register. Otherwise an interrupt can occur when the bits are changed.  
Table 12-2. Asynchronous External Interrupt Characteristics  
Symbol  
Parameter  
Condition  
Min  
Typ  
Max  
Units  
tINT  
Minimum pulse width for asynchronous  
External Interrupt  
50  
ns  
12.1.2  
EICRB – External Interrupt Control Register B  
Bit  
7
ISC71  
R/W  
0
6
ISC70  
R/W  
0
5
ISC61  
R/W  
0
4
ISC60  
R/W  
0
3
ISC51  
R/W  
0
2
1
0
0x3A (0x5A)  
Read/Write  
Initial Value  
ISC50  
R/W  
0
ISC41  
R/W  
0
ISC40  
R/W  
0
EICRB  
• Bits 7:0 – ISC71, ISC70 - ISC41, ISC40: External Interrupt 7 - 4 Sense Control Bits  
The External Interrupts 7 - 4 are activated by the external pins INT7:4 if the SREG I-flag and the  
corresponding interrupt mask in the EIMSK is set. The level and edges on the external pins that  
activate the interrupts are defined in Table 12-3. The value on the INT7:4 pins are sampled  
before detecting edges. If edge or toggle interrupt is selected, pulses that last longer than one  
clock period will generate an interrupt. Shorter pulses are not guaranteed to generate an inter-  
rupt. Observe that CPU clock frequency can be lower than the XTAL frequency if the XTAL  
divider is enabled. If low level interrupt is selected, the low level must be held until the comple-  
tion of the currently executing instruction to generate an interrupt. If enabled, a level triggered  
interrupt will generate an interrupt request as long as the pin is held low.  
Table 12-3.  
Interrupt Sense Control(1)  
ISCn1  
ISCn0  
Description  
0
0
1
1
0
1
0
1
The low level of INTn generates an interrupt request.  
Any logical change on INTn generates an interrupt request  
The falling edge between two samples of INTn generates an interrupt request.  
The rising edge between two samples of INTn generates an interrupt request.  
Note:  
1. n = 7, 6, 5 or 4.  
When changing the ISCn1/ISCn0 bits, the interrupt must be disabled by clearing its Interrupt  
Enable bit in the EIMSK Register. Otherwise an interrupt can occur when the bits are changed.  
66  
8160C–AVR–07/09  
 复制成功!