欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA64A-AU 参数 Datasheet PDF下载

ATMEGA64A-AU图片预览
型号: ATMEGA64A-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器,带有64K字节的系统内可编程闪存 [8-bit Microcontroller with 64K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 392 页 / 7964 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA64A-AU的Datasheet PDF文件第228页浏览型号ATMEGA64A-AU的Datasheet PDF文件第229页浏览型号ATMEGA64A-AU的Datasheet PDF文件第230页浏览型号ATMEGA64A-AU的Datasheet PDF文件第231页浏览型号ATMEGA64A-AU的Datasheet PDF文件第233页浏览型号ATMEGA64A-AU的Datasheet PDF文件第234页浏览型号ATMEGA64A-AU的Datasheet PDF文件第235页浏览型号ATMEGA64A-AU的Datasheet PDF文件第236页  
ATmega64A  
• Bit 5 – ACO: Analog Comparator Output  
The output of the Analog Comparator is synchronized and then directly connected to ACO. The  
synchronization introduces a delay of 1 - 2 clock cycles.  
• Bit 4 – ACI: Analog Comparator Interrupt Flag  
This bit is set by hardware when a comparator output event triggers the interrupt mode defined  
by ACIS1 and ACIS0. The Analog Comparator Interrupt routine is executed if the ACIE bit is set  
and the I-bit in SREG is set. ACI is cleared by hardware when executing the corresponding inter-  
rupt handling vector. Alternatively, ACI is cleared by writing a logic one to the flag.  
• Bit 3 – ACIE: Analog Comparator Interrupt Enable  
When the ACIE bit is written logic one and the I-bit in the Status Register is set, the Analog Com-  
parator interrupt is activated. When written logic zero, the interrupt is disabled.  
• Bit 2 – ACIC: Analog Comparator Input Capture Enable  
When written logic one, this bit enables the Input Capture function in Timer/Counter1 to be trig-  
gered by the Analog Comparator. The comparator output is in this case directly connected to the  
Input Capture front-end logic, making the comparator utilize the noise canceler and edge select  
features of the Timer/Counter1 Input Capture interrupt. When written logic zero, no connection  
between the Analog Comparator and the Input Capture function exists. To make the comparator  
trigger the Timer/Counter1 Input Capture interrupt, the TICIE1 bit in the Timer Interrupt Mask  
Register (TIMSK) must be set.  
• Bits 1, 0 – ACIS1, ACIS0: Analog Comparator Interrupt Mode Select  
These bits determine which comparator events that trigger the Analog Comparator interrupt. The  
different settings are shown in Table 22-2.  
Table 22-2. ACIS1/ACIS0 Settings  
ACIS1  
ACIS0  
Interrupt Mode  
0
0
1
1
0
1
0
1
Comparator Interrupt on Output Toggle.  
Reserved  
Comparator Interrupt on Falling Output Edge.  
Comparator Interrupt on Rising Output Edge.  
When changing the ACIS1/ACIS0 bits, the Analog Comparator Interrupt must be disabled by  
clearing its Interrupt Enable bit in the ACSR Register. Otherwise an interrupt can occur when the  
bits are changed.  
232  
8160C–AVR–07/09  
 复制成功!