欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48PA-AU 参数 Datasheet PDF下载

ATMEGA48PA-AU图片预览
型号: ATMEGA48PA-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与4/8/ 16 / 32K字节的系统内可编程闪存 [8-bit Microcontroller with 4/8/16/32K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 448 页 / 12817 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48PA-AU的Datasheet PDF文件第251页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第252页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第253页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第254页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第256页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第257页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第258页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第259页  
ATmega48PA/88PA/168PA/328P  
Figure 23-7. ADC Timing Diagram, Free Running Conversion  
One Conversion  
Next Conversion  
11  
12  
13  
1
2
3
4
Cycle Number  
ADC Clock  
ADSC  
ADIF  
ADCH  
ADCL  
Sign and MSB of Result  
LSB of Result  
Sample & Hold  
Conversion  
Complete  
MUX and REFS  
Update  
Table 23-1. ADC Conversion Time  
Sample & Hold  
(Cycles from Start of Conversion)  
Conversion Time  
(Cycles)  
Condition  
First conversion  
13.5  
1.5  
2
25  
13  
Normal conversions, single ended  
Auto Triggered conversions  
13.5  
23.5 Changing Channel or Reference Selection  
The MUXn and REFS1:0 bits in the ADMUX Register are single buffered through a temporary  
register to which the CPU has random access. This ensures that the channels and reference  
selection only takes place at a safe point during the conversion. The channel and reference  
selection is continuously updated until a conversion is started. Once the conversion starts, the  
channel and reference selection is locked to ensure a sufficient sampling time for the ADC. Con-  
tinuous updating resumes in the last ADC clock cycle before the conversion completes (ADIF in  
ADCSRA is set). Note that the conversion starts on the following rising ADC clock edge after  
ADSC is written. The user is thus advised not to write new channel or reference selection values  
to ADMUX until one ADC clock cycle after ADSC is written.  
If Auto Triggering is used, the exact time of the triggering event can be indeterministic. Special  
care must be taken when updating the ADMUX Register, in order to control which conversion  
will be affected by the new settings.  
If both ADATE and ADEN is written to one, an interrupt event can occur at any time. If the  
ADMUX Register is changed in this period, the user cannot tell if the next conversion is based  
on the old or the new settings. ADMUX can be safely updated in the following ways:  
a. When ADATE or ADEN is cleared.  
b. During conversion, minimum one ADC clock cycle after the trigger event.  
c. After a conversion, before the Interrupt Flag used as trigger source is cleared.  
When updating ADMUX in one of these conditions, the new settings will affect the next ADC  
conversion.  
255  
8161D–AVR–10/09  
 复制成功!