欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48PA-AU 参数 Datasheet PDF下载

ATMEGA48PA-AU图片预览
型号: ATMEGA48PA-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与4/8/ 16 / 32K字节的系统内可编程闪存 [8-bit Microcontroller with 4/8/16/32K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 448 页 / 12817 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48PA-AU的Datasheet PDF文件第252页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第253页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第254页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第255页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第257页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第258页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第259页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第260页  
ATmega48PA/88PA/168PA/328P  
23.5.1  
ADC Input Channels  
When changing channel selections, the user should observe the following guidelines to ensure  
that the correct channel is selected:  
In Single Conversion mode, always select the channel before starting the conversion. The chan-  
nel selection may be changed one ADC clock cycle after writing one to ADSC. However, the  
simplest method is to wait for the conversion to complete before changing the channel selection.  
In Free Running mode, always select the channel before starting the first conversion. The chan-  
nel selection may be changed one ADC clock cycle after writing one to ADSC. However, the  
simplest method is to wait for the first conversion to complete, and then change the channel  
selection. Since the next conversion has already started automatically, the next result will reflect  
the previous channel selection. Subsequent conversions will reflect the new channel selection.  
23.5.2  
ADC Voltage Reference  
The reference voltage for the ADC (VREF) indicates the conversion range for the ADC. Single  
ended channels that exceed VREF will result in codes close to 0x3FF. VREF can be selected as  
either AVCC, internal 1.1V reference, or external AREF pin.  
AVCC is connected to the ADC through a passive switch. The internal 1.1V reference is gener-  
ated from the internal bandgap reference (VBG) through an internal amplifier. In either case, the  
external AREF pin is directly connected to the ADC, and the reference voltage can be made  
more immune to noise by connecting a capacitor between the AREF pin and ground. VREF can  
also be measured at the AREF pin with a high impedance voltmeter. Note that VREF is a high  
impedance source, and only a capacitive load should be connected in a system.  
If the user has a fixed voltage source connected to the AREF pin, the user may not use the other  
reference voltage options in the application, as they will be shorted to the external voltage. If no  
external voltage is applied to the AREF pin, the user may switch between AVCC and 1.1V as ref-  
erence selection. The first ADC conversion result after switching reference voltage source may  
be inaccurate, and the user is advised to discard this result.  
23.6 ADC Noise Canceler  
The ADC features a noise canceler that enables conversion during sleep mode to reduce noise  
induced from the CPU core and other I/O peripherals. The noise canceler can be used with ADC  
Noise Reduction and Idle mode. To make use of this feature, the following procedure should be  
used:  
a. Make sure that the ADC is enabled and is not busy converting. Single Conversion  
mode must be selected and the ADC conversion complete interrupt must be enabled.  
b. Enter ADC Noise Reduction mode (or Idle mode). The ADC will start a conversion  
once the CPU has been halted.  
c. If no other interrupts occur before the ADC conversion completes, the ADC interrupt  
will wake up the CPU and execute the ADC Conversion Complete interrupt routine. If  
another interrupt wakes up the CPU before the ADC conversion is complete, that  
interrupt will be executed, and an ADC Conversion Complete interrupt request will be  
generated when the ADC conversion completes. The CPU will remain in active mode  
until a new sleep command is executed.  
Note that the ADC will not be automatically turned off when entering other sleep modes than Idle  
mode and ADC Noise Reduction mode. The user is advised to write zero to ADEN before enter-  
ing such sleep modes to avoid excessive power consumption.  
256  
8161D–AVR–10/09  
 复制成功!