欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48PA-AU 参数 Datasheet PDF下载

ATMEGA48PA-AU图片预览
型号: ATMEGA48PA-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与4/8/ 16 / 32K字节的系统内可编程闪存 [8-bit Microcontroller with 4/8/16/32K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 448 页 / 12817 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48PA-AU的Datasheet PDF文件第227页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第228页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第229页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第230页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第232页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第233页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第234页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第235页  
ATmega48PA/88PA/168PA/328P  
Figure 21-13. Data Transfer in Master Receiver Mode  
VCC  
Device 1  
MASTER  
RECEIVER  
Device 2  
SLAVE  
TRANSMITTER  
Device 3  
Device n  
R1  
R2  
........  
SDA  
SCL  
A START condition is sent by writing the following value to TWCR:  
TWCR  
TWINT  
TWEA  
TWSTA  
TWSTO  
TWWC  
TWEN  
TWIE  
value  
1
X
1
0
X
1
0
X
TWEN must be written to one to enable the 2-wire Serial Interface, TWSTA must be written to  
one to transmit a START condition and TWINT must be set to clear the TWINT Flag. The TWI  
will then test the 2-wire Serial Bus and generate a START condition as soon as the bus  
becomes free. After a START condition has been transmitted, the TWINT Flag is set by hard-  
ware, and the status code in TWSR will be 0x08 (See Table 21-2). In order to enter MR mode,  
SLA+R must be transmitted. This is done by writing SLA+R to TWDR. Thereafter the TWINT bit  
should be cleared (by writing it to one) to continue the transfer. This is accomplished by writing  
the following value to TWCR:  
TWCR  
TWINT  
TWEA  
TWSTA  
TWSTO  
TWWC  
TWEN  
TWIE  
value  
1
X
0
0
X
1
0
X
When SLA+R have been transmitted and an acknowledgement bit has been received, TWINT is  
set again and a number of status codes in TWSR are possible. Possible status codes in Master  
mode are 0x38, 0x40, or 0x48. The appropriate action to be taken for each of these status codes  
is detailed in Table 21-3. Received data can be read from the TWDR Register when the TWINT  
Flag is set high by hardware. This scheme is repeated until the last byte has been received.  
After the last byte has been received, the MR should inform the ST by sending a NACK after the  
last received data byte. The transfer is ended by generating a STOP condition or a repeated  
START condition. A STOP condition is generated by writing the following value to TWCR:  
TWCR  
TWINT  
TWEA  
TWSTA  
TWSTO  
TWWC  
TWEN  
TWIE  
value  
1
X
0
1
X
1
0
X
A REPEATED START condition is generated by writing the following value to TWCR:  
TWCR  
TWINT  
TWEA  
TWSTA  
TWSTO  
TWWC  
TWEN  
TWIE  
value  
1
X
1
0
X
1
0
X
After a repeated START condition (state 0x10) the 2-wire Serial Interface can access the same  
Slave again, or a new Slave without transmitting a STOP condition. Repeated START enables  
231  
8161D–AVR–10/09  
 复制成功!