欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48PA-AU 参数 Datasheet PDF下载

ATMEGA48PA-AU图片预览
型号: ATMEGA48PA-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与4/8/ 16 / 32K字节的系统内可编程闪存 [8-bit Microcontroller with 4/8/16/32K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 448 页 / 12817 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48PA-AU的Datasheet PDF文件第163页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第164页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第165页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第166页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第168页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第169页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第170页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第171页  
ATmega48PA/88PA/168PA/328P  
The interconnection between Master and Slave CPUs with SPI is shown in Figure 18-2 on page  
167. The system consists of two shift Registers, and a Master clock generator. The SPI Master  
initiates the communication cycle when pulling low the Slave Select SS pin of the desired Slave.  
Master and Slave prepare the data to be sent in their respective shift Registers, and the Master  
generates the required clock pulses on the SCK line to interchange data. Data is always shifted  
from Master to Slave on the Master Out – Slave In, MOSI, line, and from Slave to Master on the  
Master In – Slave Out, MISO, line. After each data packet, the Master will synchronize the Slave  
by pulling high the Slave Select, SS, line.  
When configured as a Master, the SPI interface has no automatic control of the SS line. This  
must be handled by user software before communication can start. When this is done, writing a  
byte to the SPI Data Register starts the SPI clock generator, and the hardware shifts the eight  
bits into the Slave. After shifting one byte, the SPI clock generator stops, setting the end of  
Transmission Flag (SPIF). If the SPI Interrupt Enable bit (SPIE) in the SPCR Register is set, an  
interrupt is requested. The Master may continue to shift the next byte by writing it into SPDR, or  
signal the end of packet by pulling high the Slave Select, SS line. The last incoming byte will be  
kept in the Buffer Register for later use.  
When configured as a Slave, the SPI interface will remain sleeping with MISO tri-stated as long  
as the SS pin is driven high. In this state, software may update the contents of the SPI Data  
Register, SPDR, but the data will not be shifted out by incoming clock pulses on the SCK pin  
until the SS pin is driven low. As one byte has been completely shifted, the end of Transmission  
Flag, SPIF is set. If the SPI Interrupt Enable bit, SPIE, in the SPCR Register is set, an interrupt  
is requested. The Slave may continue to place new data to be sent into SPDR before reading  
the incoming data. The last incoming byte will be kept in the Buffer Register for later use.  
Figure 18-2. SPI Master-slave Interconnection  
SHIFT  
ENABLE  
The system is single buffered in the transmit direction and double buffered in the receive direc-  
tion. This means that bytes to be transmitted cannot be written to the SPI Data Register before  
the entire shift cycle is completed. When receiving data, however, a received character must be  
read from the SPI Data Register before the next character has been completely shifted in. Oth-  
erwise, the first byte is lost.  
In SPI Slave mode, the control logic will sample the incoming signal of the SCK pin. To ensure  
correct sampling of the clock signal, the minimum low and high periods should be:  
Low periods: Longer than 2 CPU clock cycles.  
High periods: Longer than 2 CPU clock cycles.  
167  
8161D–AVR–10/09  
 复制成功!