欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48PA-AU 参数 Datasheet PDF下载

ATMEGA48PA-AU图片预览
型号: ATMEGA48PA-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与4/8/ 16 / 32K字节的系统内可编程闪存 [8-bit Microcontroller with 4/8/16/32K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 448 页 / 12817 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48PA-AU的Datasheet PDF文件第160页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第161页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第162页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第163页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第165页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第166页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第167页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第168页  
ATmega48PA/88PA/168PA/328P  
17.11.8 ASSR – Asynchronous Status Register  
Bit  
7
6
EXCLK  
R/W  
0
5
4
3
2
1
0
(0xB6)  
AS2  
R/W  
0
TCN2UB  
OCR2AUB  
OCR2BUB  
TCR2AUB  
TCR2BUB  
ASSR  
Read/Write  
Initial Value  
R
0
R
0
R
0
R
0
R
0
R
0
• Bit 7 – RES: Reserved bit  
This bit is reserved and will always read as zero.  
• Bit 6 – EXCLK: Enable External Clock Input  
When EXCLK is written to one, and asynchronous clock is selected, the external clock input buf-  
fer is enabled and an external clock can be input on Timer Oscillator 1 (TOSC1) pin instead of a  
32 kHz crystal. Writing to EXCLK should be done before asynchronous operation is selected.  
Note that the crystal Oscillator will only run when this bit is zero.  
• Bit 5 – AS2: Asynchronous Timer/Counter2  
When AS2 is written to zero, Timer/Counter2 is clocked from the I/O clock, clkI/O. When AS2 is  
written to one, Timer/Counter2 is clocked from a crystal Oscillator connected to the Timer Oscil-  
lator 1 (TOSC1) pin. When the value of AS2 is changed, the contents of TCNT2, OCR2A,  
OCR2B, TCCR2A and TCCR2B might be corrupted.  
• Bit 4 – TCN2UB: Timer/Counter2 Update Busy  
When Timer/Counter2 operates asynchronously and TCNT2 is written, this bit becomes set.  
When TCNT2 has been updated from the temporary storage register, this bit is cleared by hard-  
ware. A logical zero in this bit indicates that TCNT2 is ready to be updated with a new value.  
• Bit 3 – OCR2AUB: Output Compare Register2 Update Busy  
When Timer/Counter2 operates asynchronously and OCR2A is written, this bit becomes set.  
When OCR2A has been updated from the temporary storage register, this bit is cleared by hard-  
ware. A logical zero in this bit indicates that OCR2A is ready to be updated with a new value.  
• Bit 2 – OCR2BUB: Output Compare Register2 Update Busy  
When Timer/Counter2 operates asynchronously and OCR2B is written, this bit becomes set.  
When OCR2B has been updated from the temporary storage register, this bit is cleared by hard-  
ware. A logical zero in this bit indicates that OCR2B is ready to be updated with a new value.  
• Bit 1 – TCR2AUB: Timer/Counter Control Register2 Update Busy  
When Timer/Counter2 operates asynchronously and TCCR2A is written, this bit becomes set.  
When TCCR2A has been updated from the temporary storage register, this bit is cleared by  
hardware. A logical zero in this bit indicates that TCCR2A is ready to be updated with a new  
value.  
• Bit 0 – TCR2BUB: Timer/Counter Control Register2 Update Busy  
When Timer/Counter2 operates asynchronously and TCCR2B is written, this bit becomes set.  
When TCCR2B has been updated from the temporary storage register, this bit is cleared by  
hardware. A logical zero in this bit indicates that TCCR2B is ready to be updated with a new  
value.  
If a write is performed to any of the five Timer/Counter2 Registers while its update busy flag is  
set, the updated value might get corrupted and cause an unintentional interrupt to occur.  
164  
8161D–AVR–10/09  
 复制成功!