欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16M1_1 参数 Datasheet PDF下载

ATMEGA16M1_1图片预览
型号: ATMEGA16M1_1
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器,带有16K / 32K / 64K字节的系统内可编程闪存 [8-bit Microcontroller with 16K/32K/64K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 365 页 / 6381 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16M1_1的Datasheet PDF文件第34页浏览型号ATMEGA16M1_1的Datasheet PDF文件第35页浏览型号ATMEGA16M1_1的Datasheet PDF文件第36页浏览型号ATMEGA16M1_1的Datasheet PDF文件第37页浏览型号ATMEGA16M1_1的Datasheet PDF文件第39页浏览型号ATMEGA16M1_1的Datasheet PDF文件第40页浏览型号ATMEGA16M1_1的Datasheet PDF文件第41页浏览型号ATMEGA16M1_1的Datasheet PDF文件第42页  
To avoid unintentional changes of clock frequency, a special write procedure must be followed  
to change the CLKPS bits:  
1. Write the Clock Prescaler Change Enable (CLKPCE) bit to one and all other bits in  
CLKPR to zero.  
2. Within four cycles, write the desired value to CLKPS while writing a zero to CLKPCE.  
Interrupts must be disabled when changing prescaler setting to make sure the write procedure is  
not interrupted.  
5.10.1  
Clock Prescaler Register – CLKPR  
Bit  
7
6
5
4
3
2
1
0
CLKPCE  
CLKPS3  
R/W  
CLKPS2  
R/W  
CLKPS1  
R/W  
CLKPS0  
R/W  
CLKPR  
Read/Write  
Initial Value  
R/W  
0
R
0
R
0
R
0
See Bit Description  
• Bit 7 – CLKPCE: Clock Prescaler Change Enable  
The CLKPCE bit must be written to logic one to enable change of the CLKPS bits. The CLKPCE  
bit is only updated when the other bits in CLKPR are simultaniosly written to zero. CLKPCE is  
cleared by hardware four cycles after it is written or when CLKPS bits are written. Rewriting the  
CLKPCE bit within this time-out period does neither extend the time-out period, nor clear the  
CLKPCE bit.  
• Bits 3..0 – CLKPS3..0: Clock Prescaler Select Bits 3 - 0  
These bits define the division factor between the selected clock source and the internal system  
clock. These bits can be written run-time to vary the clock frequency to suit the application  
requirements. As the divider divides the master clock input to the MCU, the speed of all synchro-  
nous peripherals is reduced when a division factor is used. The division factors are given in  
Table 5-10.  
The CKDIV8 Fuse determines the initial value of the CLKPS bits. If CKDIV8 is unprogrammed,  
the CLKPS bits will be reset to “0000”. If CKDIV8 is programmed, CLKPS bits are reset to  
“0011”, giving a division factor of 8 at start up. This feature should be used if the selected clock  
source has a higher frequency than the maximum frequency of the device at the present operat-  
ing conditions. Note that any value can be written to the CLKPS bits regardless of the CKDIV8  
Fuse setting. The Application software must ensure that a sufficient division factor is chosen if  
the selcted clock source has a higher frequency than the maximum frequency of the device at  
the present operating conditions. The device is shipped with the CKDIV8 Fuse programmed.  
38  
ATmega16/32/64/M1/C1  
7647F–AVR–04/09  
 复制成功!