欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16M1_1 参数 Datasheet PDF下载

ATMEGA16M1_1图片预览
型号: ATMEGA16M1_1
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器,带有16K / 32K / 64K字节的系统内可编程闪存 [8-bit Microcontroller with 16K/32K/64K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 365 页 / 6381 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16M1_1的Datasheet PDF文件第17页浏览型号ATMEGA16M1_1的Datasheet PDF文件第18页浏览型号ATMEGA16M1_1的Datasheet PDF文件第19页浏览型号ATMEGA16M1_1的Datasheet PDF文件第20页浏览型号ATMEGA16M1_1的Datasheet PDF文件第22页浏览型号ATMEGA16M1_1的Datasheet PDF文件第23页浏览型号ATMEGA16M1_1的Datasheet PDF文件第24页浏览型号ATMEGA16M1_1的Datasheet PDF文件第25页  
ATmega16/32/64/M1/C1  
4.2  
SRAM Data Memory  
Figure 4-2 shows how the ATmega16/32/64/M1/C1 SRAM Memory is organized.  
The ATmega16/32/64/M1/C1 is a complex microcontroller with more peripheral units than can  
be supported within the 64 locations reserved in the Opcode for the IN and OUT instructions. For  
the Extended I/O space from 0x60 - 0xFF in SRAM, only the ST/STS/STD and LD/LDS/LDD  
instructions can be used.  
The lower 2304 data memory locations address both the Register File, the I/O memory,  
Extended I/O memory, and the internal data SRAM. The first 32 locations address the Register  
File, the next 64 location the standard I/O memory, then 160 locations of Extended I/O memory,  
and the next 1024/2048/4096 locations address the internal data SRAM.  
The five different addressing modes for the data memory cover: Direct, Indirect with Displace-  
ment, Indirect, Indirect with Pre-decrement, and Indirect with Post-increment. In the Register  
File, registers R26 to R31 feature the indirect addressing pointer registers.  
The direct addressing reaches the entire data space.  
The Indirect with Displacement mode reaches 63 address locations from the base address given  
by the Y- or Z-register.  
When using register indirect addressing modes with automatic pre-decrement and post-incre-  
ment, the address registers X, Y, and Z are decremented or incremented.  
The 32 general purpose working registers, 64 I/O Registers, 160 Extended I/O Registers, and  
the 1024/2048/4096 bytes of internal data SRAM in the ATmega16/32/64/M1/C1 are all accessi-  
ble through all these addressing modes. The Register File is described in “General Purpose  
Register File” on page 15.  
Figure 4-2. Data Memory Map for 1024/2048/4096 Internal SRAM  
Data Memory  
0x0000 - 0x001F  
0x0020 - 0x005F  
0x0060 - 0x00FF  
0x0100  
32 Registers  
64 I/O Registers  
160 Ext I/O Reg.  
Internal SRAM  
(1024x8)  
(2048x8)  
(4096x8)  
0x04FF/0x08FF/0x10FF  
4.2.1  
SRAM Data Access Times  
This section describes the general access timing concepts for internal memory access.  
The internal data SRAM access is performed in two clkCPU cycles as described in Figure 4-3 on  
page 22.  
21  
7647F–AVR–04/09  
 复制成功!