欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48V-10MMHR 参数 Datasheet PDF下载

ATMEGA48V-10MMHR图片预览
型号: ATMEGA48V-10MMHR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 10MHz, CMOS, PQCC28, 4 X 4 MM, 1 MM HEIGHT, 0.45 MM PITCH, GREEN, PLASTIC, VQFN-28]
分类和应用: 闪存微控制器
文件页数/大小: 376 页 / 4764 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第125页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第126页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第127页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第128页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第130页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第131页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第132页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第133页  
ATmega48/88/168  
Figure 15-11. Timer/Counter Timing Diagram, Setting of OCF1x, with Prescaler (fclk_I/O/8)  
clkI/O  
clkTn  
(clkI/O/8)  
TCNTn  
OCRnx  
OCFnx  
OCRnx - 1  
OCRnx  
OCRnx + 1  
OCRnx + 2  
OCRnx Value  
Figure 15-12 shows the count sequence close to TOP in various modes. When using phase and  
frequency correct PWM mode the OCR1x Register is updated at BOTTOM. The timing diagrams  
will be the same, but TOP should be replaced by BOTTOM, TOP-1 by BOTTOM+1 and so on.  
The same renaming applies for modes that set the TOV1 Flag at BOTTOM.  
Figure 15-12. Timer/Counter Timing Diagram, no Prescaling  
clkI/O  
clkTn  
(clkI/O/1)  
TCNTn  
TOP - 1  
TOP - 1  
TOP  
TOP  
BOTTOM  
TOP - 1  
BOTTOM + 1  
TOP - 2  
(CTC and FPWM)  
TCNTn  
(PC and PFC PWM)  
TOVn (FPWM)  
and ICFn (if used  
as TOP)  
OCRnx  
(Update at TOP)  
New OCRnx Value  
Old OCRnx Value  
Figure 15-13 shows the same timing data, but with the prescaler enabled.  
129  
2545M–AVR–09/07  
 复制成功!