欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48PA-CCU 参数 Datasheet PDF下载

ATMEGA48PA-CCU图片预览
型号: ATMEGA48PA-CCU
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 20MHz, CMOS, PBGA32, 4 X 4 MM, 0.60 MM HEIGHT, 0.50 MM PITCH, GREEN, PLASTIC, UFBGA-32]
分类和应用: 闪存微控制器
文件页数/大小: 349 页 / 2752 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48PA-CCU的Datasheet PDF文件第231页浏览型号ATMEGA48PA-CCU的Datasheet PDF文件第232页浏览型号ATMEGA48PA-CCU的Datasheet PDF文件第233页浏览型号ATMEGA48PA-CCU的Datasheet PDF文件第234页浏览型号ATMEGA48PA-CCU的Datasheet PDF文件第236页浏览型号ATMEGA48PA-CCU的Datasheet PDF文件第237页浏览型号ATMEGA48PA-CCU的Datasheet PDF文件第238页浏览型号ATMEGA48PA-CCU的Datasheet PDF文件第239页  
ATmega48/88/168  
In Free Running mode, a new conversion will be started immediately after the conver-  
sion completes, while ADSC remains high. For a summary of conversion times, see  
Table 98.  
Figure 104. ADC Timing Diagram, First Conversion (Single Conversion Mode)  
Next  
First Conversion  
Conversion  
Cycle Number  
1
2
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
1
2
3
ADC Clock  
ADEN  
ADSC  
ADIF  
Sign and MSB of Result  
LSB of Result  
ADCH  
ADCL  
MUX and REFS  
Update  
Conversion  
Complete  
MUX and REFS  
Update  
Sample & Hold  
Figure 105. ADC Timing Diagram, Single Conversion  
One Conversion  
Next Conversion  
1
2
3
4
5
6
7
8
9
10  
11  
12  
13  
1
2
3
Cycle Number  
ADC Clock  
ADSC  
ADIF  
ADCH  
Sign and MSB of Result  
LSB of Result  
ADCL  
Sample & Hold  
Conversion  
Complete  
MUX and REFS  
Update  
MUX and REFS  
Update  
Figure 106. ADC Timing Diagram, Auto Triggered Conversion  
One Conversion  
Next Conversion  
1
2
3
4
5
6
7
8
9
10  
11  
12  
13  
1
2
Cycle Number  
ADC Clock  
Trigger  
Source  
ADATE  
ADIF  
ADCH  
ADCL  
Sign and MSB of Result  
LSB of Result  
Sample &  
Hold  
Prescaler  
Reset  
Conversion  
Complete  
Prescaler  
Reset  
MUX and REFS  
Update  
235  
2545D–AVR–07/04  
 复制成功!