欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8AUR 参数 Datasheet PDF下载

ATMEGA32L-8AUR图片预览
型号: ATMEGA32L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ACB, TQFP-44]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第207页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第208页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第209页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第210页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第212页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第213页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第214页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第215页  
ATmega32(L)  
Offset Compensation  
Schemes  
The gain stage has a built-in offset cancellation circuitry that nulls the offset of differen-  
tial measurements as much as possible. The remaining offset in the analog path can be  
measured directly by selecting the same channel for both differential inputs. This offset  
residue can be then subtracted in software from the measurement results. Using this  
kind of software based offset correction, offset on any channel can be reduced below  
one LSB.  
ADC Accuracy Definitions  
An n-bit single-ended ADC converts a voltage linearly between GND and VREF in 2n  
steps (LSBs). The lowest code is read as 0, and the highest code is read as 2n-1.  
Several parameters describe the deviation from the ideal behavior:  
Offset: The deviation of the first transition (0x000 to 0x001) compared to the ideal  
transition (at 0.5 LSB). Ideal value: 0 LSB.  
Figure 107. Offset Error  
Output Code  
Ideal ADC  
Actual ADC  
Offset  
Error  
VREF  
Input Voltage  
Gain Error: After adjusting for offset, the Gain Error is found as the deviation of the  
last transition (0x3FE to 0x3FF) compared to the ideal transition (at 1.5 LSB below  
maximum). Ideal value: 0 LSB  
Figure 108. Gain Error  
Gain  
Error  
Output Code  
Ideal ADC  
Actual ADC  
VREF  
Input Voltage  
211  
2503J–AVR–10/06  
 复制成功!