欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8AUR 参数 Datasheet PDF下载

ATMEGA32L-8AUR图片预览
型号: ATMEGA32L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ACB, TQFP-44]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第205页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第206页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第207页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第208页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第210页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第211页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第212页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第213页  
ATmega32(L)  
external voltage. If no external voltage is applied to the AREF pin, the user may switch  
between AVCC and 2.56V as reference selection. The first ADC conversion result after  
switching reference voltage source may be inaccurate, and the user is advised to dis-  
card this result.  
If differential channels are used, the selected reference should not be closer to AVCC  
than indicated in Table 121 on page 293.  
ADC Noise Canceler  
The ADC features a noise canceler that enables conversion during sleep mode to  
reduce noise induced from the CPU core and other I/O peripherals. The noise canceler  
can be used with ADC Noise Reduction and Idle mode. To make use of this feature, the  
following procedure should be used:  
1. Make sure that the ADC is enabled and is not busy converting. Single Con-  
version Mode must be selected and the ADC conversion complete interrupt  
must be enabled.  
2. Enter ADC Noise Reduction mode (or Idle mode). The ADC will start a con-  
version once the CPU has been halted.  
3. If no other interrupts occur before the ADC conversion completes, the ADC  
interrupt will wake up the CPU and execute the ADC Conversion Complete  
interrupt routine. If another interrupt wakes up the CPU before the ADC con-  
version is complete, that interrupt will be executed, and an ADC Conversion  
Complete interrupt request will be generated when the ADC conversion  
completes. The CPU will remain in active mode until a new sleep command  
is executed.  
Note that the ADC will not be automatically turned off when entering other sleep modes  
than Idle mode and ADC Noise Reduction mode. The user is advised to write zero to  
ADEN before entering such sleep modes to avoid excessive power consumption. If the  
ADC is enabled in such sleep modes and the user wants to perform differential conver-  
sions, the user is advised to switch the ADC off and on after waking up from sleep to  
prompt an extended conversion to get a valid result.  
Analog Input Circuitry  
The Analog Input Circuitry for single ended channels is illustrated in Figure 105. An ana-  
log source applied to ADCn is subjected to the pin capacitance and input leakage of that  
pin, regardless of whether that channel is selected as input for the ADC. When the chan-  
nel is selected, the source must drive the S/H capacitor through the series resistance  
(combined resistance in the input path).  
The ADC is optimized for analog signals with an output impedance of approximately  
10 kΩ or less. If such a source is used, the sampling time will be negligible. If a source  
with higher impedance is used, the sampling time will depend on how long time the  
source needs to charge the S/H capacitor, with can vary widely. The user is recom-  
mended to only use low impedant sources with slowly varying signals, since this  
minimizes the required charge transfer to the S/H capacitor.  
If differential gain channels are used, the input circuitry looks somewhat different,  
although source impedances of a few hundred kΩ or less is recommended.  
Signal components higher than the Nyquist frequency (fADC/2) should not be present for  
either kind of channels, to avoid distortion from unpredictable signal convolution. The  
user is advised to remove high frequency components with a low-pass filter before  
applying the signals as inputs to the ADC.  
209  
2503J–AVR–10/06  
 复制成功!