欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA2560 参数 Datasheet PDF下载

ATMEGA2560图片预览
型号: ATMEGA2560
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与256K字节的系统内可编程闪存 [8- BIT Microcontroller with 256K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 407 页 / 2985 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA2560的Datasheet PDF文件第213页浏览型号ATMEGA2560的Datasheet PDF文件第214页浏览型号ATMEGA2560的Datasheet PDF文件第215页浏览型号ATMEGA2560的Datasheet PDF文件第216页浏览型号ATMEGA2560的Datasheet PDF文件第218页浏览型号ATMEGA2560的Datasheet PDF文件第219页浏览型号ATMEGA2560的Datasheet PDF文件第220页浏览型号ATMEGA2560的Datasheet PDF文件第221页  
ATmega640/1280/1281/2560/2561  
is disabled (RXENn = 0), the receive buffer will be flushed and consequently the RXCn  
bit will become zero.  
When the Receive Complete Interrupt Enable (RXCIEn) in UCSRnB is set, the USART  
Receive Complete interrupt will be executed as long as the RXCn Flag is set (provided  
that global interrupts are enabled). When interrupt-driven data reception is used, the  
receive complete routine must read the received data from UDRn in order to clear the  
RXCn Flag, otherwise a new interrupt will occur once the interrupt routine terminates.  
Receiver Error Flags  
The USART Receiver has three Error Flags: Frame Error (FEn), Data OverRun (DORn)  
and Parity Error (UPEn). All can be accessed by reading UCSRnA. Common for the  
Error Flags is that they are located in the receive buffer together with the frame for which  
they indicate the error status. Due to the buffering of the Error Flags, the UCSRnA must  
be read before the receive buffer (UDRn), since reading the UDRn I/O location changes  
the buffer read location. Another equality for the Error Flags is that they can not be  
altered by software doing a write to the flag location. However, all flags must be set to  
zero when the UCSRnA is written for upward compatibility of future USART implementa-  
tions. None of the Error Flags can generate interrupts.  
The Frame Error (FEn) Flag indicates the state of the first stop bit of the next readable  
frame stored in the receive buffer. The FEn Flag is zero when the stop bit was correctly  
read (as one), and the FEn Flag will be one when the stop bit was incorrect (zero). This  
flag can be used for detecting out-of-sync conditions, detecting break conditions and  
protocol handling. The FEn Flag is not affected by the setting of the USBSn bit in UCS-  
RnC since the Receiver ignores all, except for the first, stop bits. For compatibility with  
future devices, always set this bit to zero when writing to UCSRnA.  
The Data OverRun (DORn) Flag indicates data loss due to a receiver buffer full condi-  
tion. A Data OverRun occurs when the receive buffer is full (two characters), it is a new  
character waiting in the Receive Shift Register, and a new start bit is detected. If the  
DORn Flag is set there was one or more serial frame lost between the frame last read  
from UDRn, and the next frame read from UDRn. For compatibility with future devices,  
always write this bit to zero when writing to UCSRnA. The DORn Flag is cleared when  
the frame received was successfully moved from the Shift Register to the receive buffer.  
The Parity Error (UPEn) Flag indicates that the next frame in the receive buffer had a  
Parity Error when received. If Parity Check is not enabled the UPEn bit will always be  
read zero. For compatibility with future devices, always set this bit to zero when writing  
to UCSRnA. For more details see “Parity Bit Calculation” on page 210 and “Parity  
Checker” on page 217.  
Parity Checker  
The Parity Checker is active when the high USART Parity mode (UPMn1) bit is set.  
Type of Parity Check to be performed (odd or even) is selected by the UPMn0 bit. When  
enabled, the Parity Checker calculates the parity of the data bits in incoming frames and  
compares the result with the parity bit from the serial frame. The result of the check is  
stored in the receive buffer together with the received data and stop bits. The Parity  
Error (UPEn) Flag can then be read by software to check if the frame had a Parity Error.  
The UPEn bit is set if the next character that can be read from the receive buffer had a  
Parity Error when received and the Parity Checking was enabled at that point (UPMn1 =  
1). This bit is valid until the receive buffer (UDRn) is read.  
Disabling the Receiver  
In contrast to the Transmitter, disabling of the Receiver will be immediate. Data from  
ongoing receptions will therefore be lost. When disabled (i.e., the RXENn is set to zero)  
the Receiver will no longer override the normal function of the RxDn port pin. The  
217  
2549A–AVR–03/05  
 复制成功!