欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA2560 参数 Datasheet PDF下载

ATMEGA2560图片预览
型号: ATMEGA2560
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与256K字节的系统内可编程闪存 [8- BIT Microcontroller with 256K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 407 页 / 2985 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA2560的Datasheet PDF文件第129页浏览型号ATMEGA2560的Datasheet PDF文件第130页浏览型号ATMEGA2560的Datasheet PDF文件第131页浏览型号ATMEGA2560的Datasheet PDF文件第132页浏览型号ATMEGA2560的Datasheet PDF文件第134页浏览型号ATMEGA2560的Datasheet PDF文件第135页浏览型号ATMEGA2560的Datasheet PDF文件第136页浏览型号ATMEGA2560的Datasheet PDF文件第137页  
ATmega640/1280/1281/2560/2561  
executed if a Compare Match in Timer/Counter occurs, i.e., when the OCF0B bit is set in  
the Timer/Counter Interrupt Flag Register – TIFR0.  
• Bit 1 – OCIE0A: Timer/Counter0 Output Compare Match A Interrupt Enable  
When the OCIE0A bit is written to one, and the I-bit in the Status Register is set, the  
Timer/Counter0 Compare Match A interrupt is enabled. The corresponding interrupt is  
executed if a Compare Match in Timer/Counter0 occurs, i.e., when the OCF0A bit is set  
in the Timer/Counter 0 Interrupt Flag Register – TIFR0.  
• Bit 0 – TOIE0: Timer/Counter0 Overflow Interrupt Enable  
When the TOIE0 bit is written to one, and the I-bit in the Status Register is set, the  
Timer/Counter0 Overflow interrupt is enabled. The corresponding interrupt is executed if  
an overflow in Timer/Counter0 occurs, i.e., when the TOV0 bit is set in the  
Timer/Counter 0 Interrupt Flag Register – TIFR0.  
Timer/Counter 0 Interrupt Flag  
Register – TIFR0  
Bit  
7
6
5
4
3
2
OCF0B  
R/W  
0
1
OCF0A  
R/W  
0
0
TOV0  
R/W  
0
TIFR0  
Read/Write  
Initial Value  
R
0
R
0
R
0
R
0
R
0
• Bits 7..3, 0 – Res: Reserved Bits  
These bits are reserved bits and will always read as zero.  
• Bit 2 – OCF0B: Timer/Counter 0 Output Compare B Match Flag  
The OCF0B bit is set when a Compare Match occurs between the Timer/Counter and  
the data in OCR0B – Output Compare Register0 B. OCF0B is cleared by hardware  
when executing the corresponding interrupt handling vector. Alternatively, OCF0B is  
cleared by writing a logic one to the flag. When the I-bit in SREG, OCIE0B  
(Timer/Counter Compare B Match Interrupt Enable), and OCF0B are set, the  
Timer/Counter Compare Match Interrupt is executed.  
• Bit 1 – OCF0A: Timer/Counter 0 Output Compare A Match Flag  
The OCF0A bit is set when a Compare Match occurs between the Timer/Counter0 and  
the data in OCR0A – Output Compare Register0. OCF0A is cleared by hardware when  
executing the corresponding interrupt handling vector. Alternatively, OCF0A is cleared  
by writing a logic one to the flag. When the I-bit in SREG, OCIE0A (Timer/Counter0  
Compare Match Interrupt Enable), and OCF0A are set, the Timer/Counter0 Compare  
Match Interrupt is executed.  
• Bit 0 – TOV0: Timer/Counter0 Overflow Flag  
The bit TOV0 is set when an overflow occurs in Timer/Counter0. TOV0 is cleared by  
hardware when executing the corresponding interrupt handling vector. Alternatively,  
TOV0 is cleared by writing a logic one to the flag. When the SREG I-bit, TOIE0  
(Timer/Counter0 Overflow Interrupt Enable), and TOV0 are set, the Timer/Counter0  
Overflow interrupt is executed.  
The setting of this flag is dependent of the WGM02:0 bit setting. Refer to Table 76,  
“Waveform Generation Mode Bit Description” on page 130.  
133  
2549A–AVR–03/05  
 复制成功!