欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16U2-MUR 参数 Datasheet PDF下载

ATMEGA16U2-MUR图片预览
型号: ATMEGA16U2-MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8/16 / 32K Butes [8-bit Microcontroller with 8/16/32K Butes of ISP Flash]
分类和应用: 微控制器异步传输模式PCATM
文件页数/大小: 310 页 / 4432 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第130页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第131页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第132页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第133页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第135页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第136页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第137页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第138页  
ATmega8U2/16U2/32U2  
If external pin modes are used for the Timer/Countern, transitions on the Tn pin will clock the  
counter even if the pin is configured as an output. This feature allows software control of the  
counting.  
16.11.3 TCCR1C – Timer/Counter1 Control Register C  
Bit  
(0x82)  
7
6
5
FOC1C  
W
4
3
2
1
0
FOC1A  
FOC1B  
TCCR1C  
Read/Write  
Initial Value  
W
0
W
0
R
0
R
0
R
0
R
0
R
0
0
Bit 7 – FOCnA: Force Output Compare for Channel A  
Bit 6 – FOCnB: Force Output Compare for Channel B  
Bit 5 – FOCnC: Force Output Compare for Channel C  
The FOCnA/FOCnB/FOCnC bits are only active when the WGMn[3:0] bits specifies a non-PWM  
mode. When writing a logical one to the FOCnA/FOCnB/FOCnC bit, an immediate compare  
match is forced on the waveform generation unit. The OCnA/OCnB/OCnC output is changed  
according to its COMnx[1:0] bits setting. Note that the FOCnA/FOCnB/FOCnC bits are imple-  
mented as strobes. Therefore it is the value present in the COMnx1:0 bits that determine the  
effect of the forced compare.  
A FOCnA/FOCnB/FOCnC strobe will not generate any interrupt nor will it clear the timer in Clear  
Timer on Compare Match (CTC) mode using OCRnA as TOP.  
The FOCnA/FOCnB/FOCnB bits are always read as zero.  
Bit 4:0 – Res: Reserved Bits  
These bits are reserved for future use. For ensuring compatibility with future devices, these bits  
must be written to zero when TCCRnC is written.  
16.11.4 TCNT1H and TCNT1L – Timer/Counter1  
Bit  
7
6
5
4
3
2
1
0
(0x85)  
TCNT1[15:8]  
TCNT1[7:0]  
TCNT1H  
TCNT1L  
(0x84)  
Read/Write  
Initial Value  
R/W  
0
R/W  
0
R/W  
0
R/W  
R/W  
0
R/W  
0
R/W  
0
R/W  
0
0
The two Timer/Counter I/O locations (TCNTnH and TCNTnL, combined TCNTn) give direct  
access, both for read and for write operations, to the Timer/Counter unit 16-bit counter. To  
ensure that both the high and low bytes are read and written simultaneously when the CPU  
accesses these registers, the access is performed using an 8-bit temporary High Byte Register  
(TEMP). This temporary register is shared by all the other 16-bit registers. See “Accessing 16-bit  
Registers” on page 110.  
Modifying the counter (TCNTn) while the counter is running introduces a risk of missing a com-  
pare match between TCNTn and one of the OCRnx Registers.  
Writing to the TCNTn Register blocks (removes) the compare match on the following timer clock  
for all compare units.  
134  
7799D–AVR–11/10  
 复制成功!