欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA169PV 参数 Datasheet PDF下载

ATMEGA169PV图片预览
型号: ATMEGA169PV
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器,带有16K字节的系统内可编程闪存 [Microcontroller with 16K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 390 页 / 3485 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA169PV的Datasheet PDF文件第147页浏览型号ATMEGA169PV的Datasheet PDF文件第148页浏览型号ATMEGA169PV的Datasheet PDF文件第149页浏览型号ATMEGA169PV的Datasheet PDF文件第150页浏览型号ATMEGA169PV的Datasheet PDF文件第152页浏览型号ATMEGA169PV的Datasheet PDF文件第153页浏览型号ATMEGA169PV的Datasheet PDF文件第154页浏览型号ATMEGA169PV的Datasheet PDF文件第155页  
ATmega169P  
from Power-down or Standby mode due to unstable clock signal upon start-up, no matter  
whether the Oscillator is in use or a clock signal is applied to the TOSC1 pin.  
• Description of wake up from Power-save or ADC Noise Reduction mode when the timer is  
clocked asynchronously: When the interrupt condition is met, the wake up process is started  
on the following cycle of the timer clock, that is, the timer is always advanced by at least one  
before the processor can read the counter value. After wake-up, the MCU is halted for four  
cycles, it executes the interrupt routine, and resumes execution from the instruction following  
SLEEP.  
• Reading of the TCNT2 Register shortly after wake-up from Power-save may give an incorrect  
result. Since TCNT2 is clocked on the asynchronous TOSC clock, reading TCNT2 must be  
done through a register synchronized to the internal I/O clock domain. Synchronization takes  
place for every rising TOSC1 edge. When waking up from Power-save mode, and the I/O clock  
(clkI/O) again becomes active, TCNT2 will read as the previous value (before entering sleep)  
until the next rising TOSC1 edge. The phase of the TOSC clock after waking up from Power-  
save mode is essentially unpredictable, as it depends on the wake-up time. The recommended  
procedure for reading TCNT2 is thus as follows:  
a. Write any value to either of the registers OCR2A or TCCR2A.  
b. Wait for the corresponding Update Busy Flag to be cleared.  
c. Read TCNT2.  
• During asynchronous operation, the synchronization of the Interrupt Flags for the  
asynchronous timer takes 3 processor cycles plus one timer cycle. The timer is therefore  
advanced by at least one before the processor can read the timer value causing the setting of  
the Interrupt Flag. The Output Compare pin is changed on the timer clock and is not  
synchronized to the processor clock.  
151  
8018A–AVR–03/06  
 复制成功!