欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA169PV 参数 Datasheet PDF下载

ATMEGA169PV图片预览
型号: ATMEGA169PV
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器,带有16K字节的系统内可编程闪存 [Microcontroller with 16K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 390 页 / 3485 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA169PV的Datasheet PDF文件第129页浏览型号ATMEGA169PV的Datasheet PDF文件第130页浏览型号ATMEGA169PV的Datasheet PDF文件第131页浏览型号ATMEGA169PV的Datasheet PDF文件第132页浏览型号ATMEGA169PV的Datasheet PDF文件第134页浏览型号ATMEGA169PV的Datasheet PDF文件第135页浏览型号ATMEGA169PV的Datasheet PDF文件第136页浏览型号ATMEGA169PV的Datasheet PDF文件第137页  
ATmega169P  
14.10.7 ICR1H and ICR1L – Input Capture Register 1  
Bit  
7
6
5
4
3
2
1
0
(0x87)  
ICR1[15:8]  
ICR1[7:0]  
ICR1H  
ICR1L  
(0x86)  
Read/Write  
Initial Value  
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
The Input Capture is updated with the counter (TCNT1) value each time an event occurs on the  
ICP1 pin (or optionally on the Analog Comparator output for Timer/Counter1). The Input Capture  
can be used for defining the counter TOP value.  
The Input Capture Register is 16-bit in size. To ensure that both the high and low bytes are read  
simultaneously when the CPU accesses these registers, the access is performed using an 8-bit  
temporary High Byte Register (TEMP). This temporary register is shared by all the other 16-bit  
registers. See ”Accessing 16-bit Registers” on page 109.  
14.10.8 TIMSK1 – Timer/Counter1 Interrupt Mask Register  
Bit  
(0x6F)  
7
6
5
4
3
2
OCIE1B  
R/W  
0
1
OCIE1A  
R/W  
0
0
TOIE1  
R/W  
0
ICIE1  
TIMSK1  
Read/Write  
Initial Value  
R
0
R
0
R/W  
0
R
0
R
0
• Bit 5 – ICIE1: Timer/Counter1, Input Capture Interrupt Enable  
When this bit is written to one, and the I-flag in the Status Register is set (interrupts globally  
enabled), the Timer/Counter1 Input Capture interrupt is enabled. The corresponding Interrupt  
Vector (See ”Interrupts” on page 56.) is executed when the ICF1 Flag, located in TIFR1, is set.  
• Bit 2 – OCIE1B: Timer/Counter1, Output Compare B Match Interrupt Enable  
When this bit is written to one, and the I-flag in the Status Register is set (interrupts globally  
enabled), the Timer/Counter1 Output Compare B Match interrupt is enabled. The corresponding  
Interrupt Vector (See ”Interrupts” on page 56.) is executed when the OCF1B Flag, located in  
TIFR1, is set.  
• Bit 1 – OCIE1A: Timer/Counter1, Output Compare A Match Interrupt Enable  
When this bit is written to one, and the I-flag in the Status Register is set (interrupts globally  
enabled), the Timer/Counter1 Output Compare A Match interrupt is enabled. The corresponding  
Interrupt Vector (See ”Interrupts” on page 56.) is executed when the OCF1A Flag, located in  
TIFR1, is set.  
• Bit 0 – TOIE1: Timer/Counter1, Overflow Interrupt Enable  
When this bit is written to one, and the I-flag in the Status Register is set (interrupts globally  
enabled), the Timer/Counter1 Overflow interrupt is enabled. The corresponding Interrupt Vector  
(See ”Interrupts” on page 56.) is executed when the TOV1 Flag, located in TIFR1, is set.  
133  
8018A–AVR–03/06  
 复制成功!