欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA128L-8AL 参数 Datasheet PDF下载

ATMEGA128L-8AL图片预览
型号: ATMEGA128L-8AL
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, 8MHz, CMOS, PQFP64, 14 X 14 MM, 1 MM HEIGHT, 0.80 MM PITCH, PLASTIC, MS-026AEB, TQFP-64]
分类和应用: 时钟微控制器外围集成电路
文件页数/大小: 391 页 / 6192 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA128L-8AL的Datasheet PDF文件第79页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第80页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第81页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第82页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第84页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第85页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第86页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第87页  
ATmega128(L)  
Table 41. Overriding Signals for Alternate Functions in PE3..PE0  
Signal Name  
PUOE  
PUOV  
DDOE  
DDOV  
PVOE  
PVOV  
DIEOE  
DIEOV  
DI  
PE3/AIN1/OC3A  
PE2/AIN0/XCK0  
PE1/PDO/TXD0  
PE0/PDI/RXD0  
0
0
TXEN0  
RXEN0  
0
0
0
PORTE0 • PUD  
0
0
TXEN0  
RXEN0  
0
0
1
0
OC3B ENABLE  
UMSEL0  
XCK0 OUTPUT  
0
TXEN0  
0
OC3B  
TXD0  
0
0
0
0
0
0
0
0
0
XCK0 INPUT  
AIN0 INPUT  
RXD0  
AIO  
AIN1 INPUT  
Alternate Functions of The Port F has an alternate function as analog input for the ADC as shown in Table 42. If some  
Port F  
Port F pins are configured as outputs, it is essential that these do not switch when a conversion  
is in progress. This might corrupt the result of the conversion. In ATmega103 compatibility mode  
Port F is input only. If the JTAG interface is enabled, the pull-up resistors on pins PF7(TDI),  
PF5(TMS), and PF4(TCK) will be activated even if a Reset occurs.  
Table 42. Port F Pins Alternate Functions  
Port Pin  
PF7  
Alternate Function  
ADC7/TDI (ADC input channel 7 or JTAG Test Data Input)  
ADC6/TDO (ADC input channel 6 or JTAG Test Data Output)  
ADC5/TMS (ADC input channel 5 or JTAG Test Mode Select)  
ADC4/TCK (ADC input channel 4 or JTAG Test ClocK)  
ADC3 (ADC input channel 3)  
PF6  
PF5  
PF4  
PF3  
PF2  
ADC2 (ADC input channel 2)  
PF1  
ADC1 (ADC input channel 1)  
PF0  
ADC0 (ADC input channel 0)  
• TDI, ADC7 – Port F, Bit 7  
ADC7, Analog to Digital Converter, Channel 7.  
TDI, JTAG Test Data In: Serial input data to be shifted in to the Instruction Register or Data Reg-  
ister (scan chains). When the JTAG interface is enabled, this pin can not be used as an I/O pin.  
• TDO, ADC6 – Port F, Bit 6  
ADC6, Analog to Digital Converter, Channel 6.  
TDO, JTAG Test Data Out: Serial output data from Instruction Register or Data Register. When  
the JTAG interface is enabled, this pin can not be used as an I/O pin.  
The TDO pin is tri-stated unless TAP states that shift out data are entered.  
• TMS, ADC5 – Port F, Bit 5  
ADC5, Analog to Digital Converter, Channel 5.  
83  
2467P–AVR–08/07  
 复制成功!