欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA128L-8AL 参数 Datasheet PDF下载

ATMEGA128L-8AL图片预览
型号: ATMEGA128L-8AL
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, 8MHz, CMOS, PQFP64, 14 X 14 MM, 1 MM HEIGHT, 0.80 MM PITCH, PLASTIC, MS-026AEB, TQFP-64]
分类和应用: 时钟微控制器外围集成电路
文件页数/大小: 391 页 / 6192 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA128L-8AL的Datasheet PDF文件第139页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第140页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第141页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第142页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第144页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第145页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第146页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第147页  
ATmega128(L)  
Timer/Counter3, Timer/Counter3, Timer/Counter1, and Timer/Counter2 share the same prescaler module, but  
the Timer/Counters can have different prescaler settings. The description below applies to all of  
the mentioned Timer/Counters.  
Timer/Counter2,  
and  
Timer/Counter1  
Prescalers  
Internal Clock Source The Timer/Counter can be clocked directly by the System Clock (by setting the CSn2:0 = 1).  
This provides the fastest operation, with a maximum Timer/Counter clock frequency equal to  
system clock frequency (fCLK_I/O). Alternatively, one of four taps from the prescaler can be used  
as a clock source. The prescaled clock has a frequency of either fCLK_I/O/8, fCLK_I/O/64,  
fCLK_I/O/256, or fCLK_I/O/1024.  
Prescaler Reset  
The prescaler is free running, i.e., operates independently of the clock select logic of the  
Timer/Counter, and it is shared by Timer/Counter1, Timer/Counter2, and Timer/Counter3. Since  
the prescaler is not affected by the Timer/Counter’s clock select, the state of the prescaler will  
have implications for situations where a prescaled clock is used. One example of prescaling arti-  
facts occurs when the timer is enabled and clocked by the prescaler (6 > CSn2:0 > 1). The  
number of system clock cycles from when the timer is enabled to the first count occurs can be  
from 1 to N+1 system clock cycles, where N equals the prescaler divisor (8, 64, 256, or 1024).  
It is possible to use the Prescaler Reset for synchronizing the Timer/Counter to program execu-  
tion. However, care must be taken if the other Timer/Counter that shares the same prescaler  
also use prescaling. A Prescaler Reset will affect the prescaler period for all Timer/Counters it is  
connected to.  
External Clock Source An external clock source applied to the Tn pin can be used as Timer/Counter clock  
(clkT1/clkT2/clkT3). The Tn pin is sampled once every system clock cycle by the pin synchroniza-  
tion logic. The synchronized (sampled) signal is then passed through the edge detector. Figure  
59 shows a functional equivalent block diagram of the Tn synchronization and edge detector  
logic. The registers are clocked at the positive edge of the internal system clock (clkI/O). The latch  
is transparent in the high period of the internal system clock.  
The edge detector generates one clk /clk /clk 3 pulse for each positive (CSn2:0 = 7) or nega-  
2
T1  
T
T
tive (CSn2:0 = 6) edge it detects.  
Figure 59. Tn Pin Sampling  
Tn_sync  
(To Clock  
Tn  
D
Q
D
Q
D
Q
Select Logic)  
LE  
clkI/O  
Synchronization  
Edge Detector  
The synchronization and edge detector logic introduces a delay of 2.5 to 3.5 system clock cycles  
from an edge has been applied to the Tn pin to the counter is updated.  
Enabling and disabling of the clock input must be done when Tn has been stable for at least one  
system clock cycle, otherwise it is a risk that a false Timer/Counter clock pulse is generated.  
143  
2467P–AVR–08/07  
 复制成功!