欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA128L-8AL 参数 Datasheet PDF下载

ATMEGA128L-8AL图片预览
型号: ATMEGA128L-8AL
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, 8MHz, CMOS, PQFP64, 14 X 14 MM, 1 MM HEIGHT, 0.80 MM PITCH, PLASTIC, MS-026AEB, TQFP-64]
分类和应用: 时钟微控制器外围集成电路
文件页数/大小: 391 页 / 6192 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA128L-8AL的Datasheet PDF文件第133页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第134页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第135页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第136页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第138页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第139页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第140页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第141页  
ATmega128(L)  
Table 62. Clock Select Bit Description  
CSn2  
CSn1  
CSn0  
Description  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
No clock source. (Timer/Counter stopped)  
clkI/O/1 (No prescaling  
clkI/O/8 (From prescaler)  
clkI/O/64 (From prescaler)  
clkI/O/256 (From prescaler)  
clkI/O/1024 (From prescaler)  
External clock source on Tn pin. Clock on falling edge  
External clock source on Tn pin. Clock on rising edge  
If external pin modes are used for the Timer/Countern, transitions on the Tn pin will clock the  
counter even if the pin is configured as an output. This feature allows software control of the  
counting.  
Timer/Counter1  
Control Register C –  
TCCR1C  
Bit  
7
FOC1A  
W
6
FOC1B  
W
5
FOC1C  
W
4
3
2
1
0
TCCR1C  
Read/Write  
Initial Value  
R
0
R
0
R
0
R
0
R
0
0
0
0
Timer/Counter3  
Control Register C –  
TCCR3C  
Bit  
7
FOC3A  
W
6
FOC3B  
W
5
FOC3C  
W
4
3
2
1
0
TCCR3C  
Read/Write  
Initial Value  
R
0
R
0
R
0
R
0
R
0
0
0
0
Bit 7 – FOCnA: Force Output Compare for Channel A  
Bit 6 – FOCnB: Force Output Compare for Channel B  
Bit 5 – FOCnC: Force Output Compare for Channel C  
The FOCnA/FOCnB/FOCnC bits are only active when the WGMn3:0 bits specifies a non-PWM  
mode. When writing a logical one to the FOCnA/FOCnB/FOCnC bit, an immediate compare  
match is forced on the waveform generation unit. The OCnA/OCnB/OCnC output is changed  
according to its COMnx1:0 bits setting. Note that the FOCnA/FOCnB/FOCnC bits are imple-  
mented as strobes. Therefore it is the value present in the COMnx1:0 bits that determine the  
effect of the forced compare.  
A FOCnA/FOCnB/FOCnC strobe will not generate any interrupt nor will it clear the timer in Clear  
Timer on Compare Match (CTC) mode using OCRnA as TOP.  
The FOCnA/FOCnB/FOCnB bits are always read as zero.  
Bit 4:0 – Reserved Bits  
These bits are reserved for future use. For ensuring compatibility with future devices, these bits  
must be written to zero when TCCRnC is written.  
137  
2467P–AVR–08/07  
 复制成功!