欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA2560-16AU-SL383 参数 Datasheet PDF下载

ATMEGA2560-16AU-SL383图片预览
型号: ATMEGA2560-16AU-SL383
PDF下载: 下载PDF文件 查看货源
内容描述: [Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP100, 14 X 14 MM, 1 MM HEIGHT, 0.50 MM PITCH, GREEN, PLASTIC, MS-026AED, TQFP-100]
分类和应用: 时钟微控制器
文件页数/大小: 448 页 / 7518 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第49页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第50页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第51页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第52页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第54页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第55页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第56页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第57页  
ATmega640/1280/1281/2560/2561  
Idle mode enables the MCU to wake up from external triggered interrupts as well as internal  
ones like the Timer Overflow and USART Transmit Complete interrupts. If wake-up from the  
Analog Comparator interrupt is not required, the Analog Comparator can be powered down by  
setting the ACD bit in the Analog Comparator Control and Status Register – ACSR. This will  
reduce power consumption in Idle mode. If the ADC is enabled, a conversion starts automati-  
cally when this mode is entered.  
11.3 ADC Noise Reduction Mode  
When the SM2:0 bits are written to 001, the SLEEP instruction makes the MCU enter ADC  
Noise Reduction mode, stopping the CPU but allowing the ADC, the external interrupts, 2-wire  
Serial Interface address match, Timer/Counter2 and the Watchdog to continue operating (if  
enabled). This sleep mode basically halts clkI/O, clkCPU, and clkFLASH, while allowing the  
other clocks to run.  
This improves the noise environment for the ADC, enabling higher resolution measurements. If  
the ADC is enabled, a conversion starts automatically when this mode is entered. Apart form the  
ADC Conversion Complete interrupt, only an External Reset, a Watchdog System Reset, a  
Watchdog interrupt, a Brown-out Reset, a 2-wire serial interface interrupt, a Timer/Counter2  
interrupt, an SPM/EEPROM ready interrupt, an external level interrupt on INT7:4 or a pin  
change interrupt can wakeup the MCU from ADC Noise Reduction mode.  
11.4 Power-down Mode  
When the SM2:0 bits are written to 010, the SLEEP instruction makes the MCU enter Power-  
down mode. In this mode, the external Oscillator is stopped, while the external interrupts, the 2-  
wire Serial Interface, and the Watchdog continue operating (if enabled). Only an External Reset,  
a Watchdog Reset, a Brown-out Reset, 2-wire Serial Interface address match, an external level  
interrupt on INT7:4, an external interrupt on INT3:0, or a pin change interrupt can wake up the  
MCU. This sleep mode basically halts all generated clocks, allowing operation of asynchronous  
modules only.  
Note that if a level triggered interrupt is used for wake-up from Power-down mode, the changed  
level must be held for some time to wake up the MCU. Refer to “External Interrupts” on page 112  
for details.  
When waking up from Power-down mode, there is a delay from the wake-up condition occurs  
until the wake-up becomes effective. This allows the clock to restart and become stable after  
having been stopped. The wake-up period is defined by the same CKSEL Fuses that define the  
Reset Time-out period, as described in “Clock Sources” on page 40.  
11.5 Power-save Mode  
When the SM2:0 bits are written to 011, the SLEEP instruction makes the MCU enter Power-  
save mode. This mode is identical to Power-down, with one exception:  
If Timer/Counter2 is enabled, it will keep running during sleep. The device can wake up from  
either Timer Overflow or Output Compare event from Timer/Counter2 if the corresponding  
Timer/Counter2 interrupt enable bits are set in TIMSK2, and the Global Interrupt Enable bit in  
SREG is set. If Timer/Counter2 is not running, Power-down mode is recommended instead of  
Power-save mode.  
The Timer/Counter2 can be clocked both synchronously and asynchronously in Power-save  
mode. If the Timer/Counter2 is not using the asynchronous clock, the Timer/Counter Oscillator is  
53  
2549L–AVR–08/07  
 复制成功!