欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA2560-16AU-SL383 参数 Datasheet PDF下载

ATMEGA2560-16AU-SL383图片预览
型号: ATMEGA2560-16AU-SL383
PDF下载: 下载PDF文件 查看货源
内容描述: [Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP100, 14 X 14 MM, 1 MM HEIGHT, 0.50 MM PITCH, GREEN, PLASTIC, MS-026AED, TQFP-100]
分类和应用: 时钟微控制器
文件页数/大小: 448 页 / 7518 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第206页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第207页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第208页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第209页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第211页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第212页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第213页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第214页  
duces a two CPU clock period delay and therefore the maximum external XCKn clock frequency  
is limited by the following equation:  
f
OSC  
-----------  
f
<
XCK  
4
Note that fosc depends on the stability of the system clock source. It is therefore recommended to  
add some margin to avoid possible loss of data due to frequency variations.  
22.2.4  
Synchronous Clock Operation  
When synchronous mode is used (UMSELn = 1), the XCKn pin will be used as either clock input  
(Slave) or clock output (Master). The dependency between the clock edges and data sampling  
or data change is the same. The basic principle is that data input (on RxDn) is sampled at the  
opposite XCKn clock edge of the edge the data output (TxDn) is changed.  
Figure 22-3. Synchronous Mode XCKn Timing.  
UCPOL = 1  
XCK  
RxD / TxD  
Sample  
Sample  
UCPOL = 0  
XCK  
RxD / TxD  
The UCPOLn bit UCRSC selects which XCKn clock edge is used for data sampling and which is  
used for data change. As Figure 22-3 shows, when UCPOLn is zero the data will be changed at  
rising XCKn edge and sampled at falling XCKn edge. If UCPOLn is set, the data will be changed  
at falling XCKn edge and sampled at rising XCKn edge.  
22.3 Frame Formats  
A serial frame is defined to be one character of data bits with synchronization bits (start and stop  
bits), and optionally a parity bit for error checking. The USART accepts all 30 combinations of  
the following as valid frame formats:  
1 start bit  
5, 6, 7, 8, or 9 data bits  
no, even or odd parity bit  
1 or 2 stop bits  
A frame starts with the start bit followed by the least significant data bit. Then the next data bits,  
up to a total of nine, are succeeding, ending with the most significant bit. If enabled, the parity bit  
is inserted after the data bits, before the stop bits. When a complete frame is transmitted, it can  
be directly followed by a new frame, or the communication line can be set to an idle (high) state.  
Figure 22-4 illustrates the possible combinations of the frame formats. Bits inside brackets are  
optional.  
210  
ATmega640/1280/1281/2560/2561  
2549L–AVR–08/07  
 复制成功!