欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA2560-16AU-SL383 参数 Datasheet PDF下载

ATMEGA2560-16AU-SL383图片预览
型号: ATMEGA2560-16AU-SL383
PDF下载: 下载PDF文件 查看货源
内容描述: [Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP100, 14 X 14 MM, 1 MM HEIGHT, 0.50 MM PITCH, GREEN, PLASTIC, MS-026AED, TQFP-100]
分类和应用: 时钟微控制器
文件页数/大小: 448 页 / 7518 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第107页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第108页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第109页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第110页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第112页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第113页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第114页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第115页  
ATmega640/1280/1281/2560/2561  
Interrupts will automatically be disabled while this sequence is executed. Interrupts are disabled  
in the cycle IVCE is set, and they remain disabled until after the instruction following the write to  
IVSEL. If IVSEL is not written, interrupts remain disabled for four cycles. The I-bit in the Status  
Register is unaffected by the automatic disabling.  
Note:  
If Interrupt Vectors are placed in the Boot Loader section and Boot Lock bit BLB02 is programmed,  
interrupts are disabled while executing from the Application section. If Interrupt Vectors are placed  
in the Application section and Boot Lock bit BLB12 is programed, interrupts are disabled while  
executing from the Boot Loader section. Refer to the section “Memory Programming” on page 337  
for details on Boot Lock bits.  
• Bit 0 – IVCE: Interrupt Vector Change Enable  
The IVCE bit must be written to logic one to enable change of the IVSEL bit. IVCE is cleared by  
hardware four cycles after it is written or when IVSEL is written. Setting the IVCE bit will disable  
interrupts, as explained in the IVSEL description.  
111  
2549L–AVR–08/07  
 复制成功!