欢迎访问ic37.com |
会员登录 免费注册
发布采购

AT90PWM3B-16SU 参数 Datasheet PDF下载

AT90PWM3B-16SU图片预览
型号: AT90PWM3B-16SU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有8K字节的系统内可编程闪存 [8-bit Microcontroller with 8K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 361 页 / 6022 K
品牌: ATMEL [ ATMEL ]
 浏览型号AT90PWM3B-16SU的Datasheet PDF文件第110页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第111页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第112页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第113页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第115页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第116页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第117页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第118页  
while the Waveform Generation mode bits do. The COMnx1:0 bits control whether the PWM out-  
put generated should be inverted or not (inverted or non-inverted PWM). For non-PWM modes  
the COMnx1:0 bits control whether the output should be set, cleared or toggle at a compare  
match (See “Compare Match Output Unit” on page 112.)  
For detailed timing information refer to “Timer/Counter Timing Diagrams” on page 121.  
15.8.1  
Normal Mode  
The simplest mode of operation is the Normal mode (WGMn3:0 = 0). In this mode the counting  
direction is always up (incrementing), and no counter clear is performed. The counter simply  
overruns when it passes its maximum 16-bit value (MAX = 0xFFFF) and then restarts from the  
BOTTOM (0x0000). In normal operation the Timer/Counter Overflow Flag (TOVn) will be set in  
the same timer clock cycle as the TCNTn becomes zero. The TOVn Flag in this case behaves  
like a 17th bit, except that it is only set, not cleared. However, combined with the timer overflow  
interrupt that automatically clears the TOVn Flag, the timer resolution can be increased by soft-  
ware. There are no special cases to consider in the Normal mode, a new counter value can be  
written anytime.  
The Input Capture unit is easy to use in Normal mode. However, observe that the maximum  
interval between the external events must not exceed the resolution of the counter. If the interval  
between events are too long, the timer overflow interrupt or the prescaler must be used to  
extend the resolution for the capture unit.  
The Output Compare units can be used to generate interrupts at some given time. Using the  
Output Compare to generate waveforms in Normal mode is not recommended, since this will  
occupy too much of the CPU time.  
15.8.2  
Clear Timer on Compare Match (CTC) Mode  
In Clear Timer on Compare or CTC mode (WGMn3:0 = 4 or 12), the OCRnA or ICRn Register  
are used to manipulate the counter resolution. In CTC mode the counter is cleared to zero when  
the counter value (TCNTn) matches either the OCRnA (WGMn3:0 = 4) or the ICRn (WGMn3:0 =  
12). The OCRnA or ICRn define the top value for the counter, hence also its resolution. This  
mode allows greater control of the compare match output frequency. It also simplifies the opera-  
tion of counting external events.  
The timing diagram for the CTC mode is shown in Figure 15-6. The counter value (TCNTn)  
increases until a compare match occurs with either OCRnA or ICRn, and then counter (TCNTn)  
is cleared.  
Figure 15-6. CTC Mode, Timing Diagram  
OCnA Interrupt Flag Set  
or ICFn Interrupt Flag Set  
(Interrupt on TOP)  
TCNTn  
OCnA  
(Toggle)  
(COMnA1:0 = 1)  
1
2
3
4
Period  
114  
AT90PWM2/3/2B/3B  
4317J–AVR–08/10  
 复制成功!