欢迎访问ic37.com |
会员登录 免费注册
发布采购

90USB1287-16AU 参数 Datasheet PDF下载

90USB1287-16AU图片预览
型号: 90USB1287-16AU
PDF下载: 下载PDF文件 查看货源
内容描述: 单片机具有ISP功能的Flash和USB控制器64 / 128K字节 [Microcontroller with 64/128K Bytes of ISP Flash and USB Controller]
分类和应用: 微控制器
文件页数/大小: 434 页 / 3172 K
品牌: ATMEL [ ATMEL ]
 浏览型号90USB1287-16AU的Datasheet PDF文件第404页浏览型号90USB1287-16AU的Datasheet PDF文件第405页浏览型号90USB1287-16AU的Datasheet PDF文件第406页浏览型号90USB1287-16AU的Datasheet PDF文件第407页浏览型号90USB1287-16AU的Datasheet PDF文件第409页浏览型号90USB1287-16AU的Datasheet PDF文件第410页浏览型号90USB1287-16AU的Datasheet PDF文件第411页浏览型号90USB1287-16AU的Datasheet PDF文件第412页  
Table 30-5. ADC Characteristics (Continued)  
Symbol  
VINT2  
Parameter  
Condition  
Min(1)  
Typ(1)  
2.56  
32  
Max(1)  
Units  
V
Internal Voltage Reference  
Reference Input Resistance  
Analog Input Resistance  
2.56V  
2.4  
2.8  
RREF  
kΩ  
RAIN  
100  
MΩ  
Notes: 1. Values are guidelines only. Actual values are TBD  
30.10 External Data Memory Timing  
Table 30-6. External Data Memory Characteristics, 4.5 - 5.5 Volts, No Wait-state  
8 MHz Oscillator  
Variable Oscillator  
Symbol  
1/tCLCL  
tLHLL  
Parameter  
Min  
Max  
Min  
Max  
Unit  
0
1
2
Oscillator Frequency  
ALE Pulse Width  
0.0  
16  
MHz  
ns  
115  
1.0tCLCL-10  
0.5tCLCL-5(1)  
tAVLL  
Address Valid A to ALE Low  
57.5  
ns  
Address Hold After ALE Low,  
write access  
3a  
3b  
tLLAX_ST  
tLLAX_LD  
5
5
5
ns  
ns  
Address Hold after ALE Low,  
read access  
5
4
tAVLLC  
tAVRL  
tAVWL  
tLLWL  
tLLRL  
Address Valid C to ALE Low  
Address Valid to RD Low  
Address Valid to WR Low  
ALE Low to WR Low  
ALE Low to RD Low  
57.5  
115  
115  
47.5  
47.5  
40  
0.5tCLCL-5(1)  
1.0tCLCL-10  
1.0tCLCL-10  
0.5tCLCL-15(2)  
0.5tCLCL-15(2)  
40  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
5
6
7
67.5  
67.5  
0.5tCLCL+5(2)  
0.5tCLCL+5(2)  
8
9
tDVRH  
tRLDV  
tRHDX  
tRLRH  
tDVWL  
tWHDX  
tDVWH  
tWLWH  
Data Setup to RD High  
Read Low to Data Valid  
Data Hold After RD High  
RD Pulse Width  
10  
11  
12  
13  
14  
15  
16  
75  
1.0tCLCL-50  
0
0
115  
42.5  
115  
125  
115  
1.0tCLCL-10  
0.5tCLCL-20(1)  
1.0tCLCL-10  
1.0tCLCL  
Data Setup to WR Low  
Data Hold After WR High  
Data Valid to WR High  
WR Pulse Width  
1.0tCLCL-10  
Notes: 1. This assumes 50% clock duty cycle. The half period is actually the high time of the external clock, XTAL1.  
2. This assumes 50% clock duty cycle. The half period is actually the low time of the external clock, XTAL1.  
408  
AT90USB64/128  
7593A–AVR–02/06  
 复制成功!