欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPM240T100C5N 参数 Datasheet PDF下载

EPM240T100C5N图片预览
型号: EPM240T100C5N
PDF下载: 下载PDF文件 查看货源
内容描述: [暂无描述]
分类和应用: 可编程逻辑器件输入元件PC
文件页数/大小: 295 页 / 3815 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EPM240T100C5N的Datasheet PDF文件第67页浏览型号EPM240T100C5N的Datasheet PDF文件第68页浏览型号EPM240T100C5N的Datasheet PDF文件第69页浏览型号EPM240T100C5N的Datasheet PDF文件第70页浏览型号EPM240T100C5N的Datasheet PDF文件第72页浏览型号EPM240T100C5N的Datasheet PDF文件第73页浏览型号EPM240T100C5N的Datasheet PDF文件第74页浏览型号EPM240T100C5N的Datasheet PDF文件第75页  
Chapter 4: Hot Socketing and Power-On Reset in MAX II Devices  
4–7  
Power-On Reset Circuitry  
Figure 4–5. Power-Up Characteristics for MAX II, MAX IIG, and MAX IIZ Devices (Note 1), (2)  
MAX II Device  
V
3.3 V  
2.5 V  
CCINT  
Approximate Voltage  
for SRAM Download Start  
Device Resets  
the SRAM and  
Tri-States I/O Pins  
1.7 V  
1.4 V  
t
CONFIG  
0 V  
User Mode  
Operation  
Tri-State  
Tri-State  
Tri-State  
Tri-State  
MAX IIG Device  
V
CCINT  
3.3 V  
Approximate Voltage  
for SRAM Download Start  
Device Resets  
the SRAM and  
Tri-States I/O Pins  
1.8 V  
1.55 V  
1.4 V  
t
CONFIG  
0 V  
User Mode  
Operation  
Tri-State  
MAX IIZ Device  
V
CCINT  
3.3 V  
V
must be powered down  
to 0 V if the V  
dips below this level  
CCINT  
Approximate Voltage  
for SRAM Download Start  
CCINT  
1.8 V  
1.55 V  
1.4 V  
t
minimum 10 µs  
t
CONFIG  
CONFIG  
0 V  
User Mode  
Operation  
User Mode  
Operation  
Tri-State  
Notes to Figure 4–5:  
(1) Time scale is relative.  
(2) Figure 4–5 assumes all VCCIO banks power up simultaneously with the VCCINT profile shown. If not, tCONFIG stretches out until all VCCIO banks are powered.  
1
After SRAM configuration, all registers in the device are cleared and released into  
user function before I/O tri-states are released. To release clears after tri-states are  
released, use the DEV_CLRnpin option. To hold the tri-states beyond the power-up  
configuration time, use the DEV_OE pin option.  
© October 2008 Altera Corporation  
MAX II Device Handbook