欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPF6016TC144-2 参数 Datasheet PDF下载

EPF6016TC144-2图片预览
型号: EPF6016TC144-2
PDF下载: 下载PDF文件 查看货源
内容描述: [Loadable PLD, CMOS, PQFP144, TQFP-144]
分类和应用: 时钟LTE输入元件可编程逻辑
文件页数/大小: 52 页 / 374 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EPF6016TC144-2的Datasheet PDF文件第19页浏览型号EPF6016TC144-2的Datasheet PDF文件第20页浏览型号EPF6016TC144-2的Datasheet PDF文件第21页浏览型号EPF6016TC144-2的Datasheet PDF文件第22页浏览型号EPF6016TC144-2的Datasheet PDF文件第24页浏览型号EPF6016TC144-2的Datasheet PDF文件第25页浏览型号EPF6016TC144-2的Datasheet PDF文件第26页浏览型号EPF6016TC144-2的Datasheet PDF文件第27页  
FLEX 6000 Programmable Logic Device Family Data Sheet  
I/O Elements  
An IOE contains a bidirectional I/O buffer and a tri-state buffer. IOEs can  
be used as input, output, or bidirectional pins. An IOE receives its data  
signals from the adjacent local interconnect, which can be driven by a row  
or column interconnect (allowing any LE in the device to drive the IOE) or  
by an adjacent LE (allowing fast clock-to-output delays). A FastFLEXTM  
I/O pin is a row or column output pin that receives its data signals from  
the adjacent local interconnect driven by an adjacent LE. The IOE receives  
its output enable signal through the same path, allowing individual  
output enables for every pin and permitting emulation of open-drain  
buffers. The Altera Compiler uses programmable inversion to invert the  
data or output enable signals automatically where appropriate. Open-  
drain emulation is provided by driving the data input low and toggling  
the OE of each IOE. This emulation is possible because there is one OE per  
pin.  
A chip-wide output enable feature allows the designer to disable all pins  
of the device by asserting one pin (DEV_OE). This feature is useful during  
board debugging or testing.  
Figure 12 shows the IOE block diagram.  
Figure 12. IOE Block Diagram  
Delay  
To Row or Column Interconnect  
Chip-Wide Output Enable  
From LAB Local Interconnect  
From LAB Local Interconnect  
Slew-Rate  
Control  
Altera Corporation  
23  
 
 复制成功!