欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPF10K30RC208-3 参数 Datasheet PDF下载

EPF10K30RC208-3图片预览
型号: EPF10K30RC208-3
PDF下载: 下载PDF文件 查看货源
内容描述: 嵌入式可编程逻辑器件系列 [Embedded Programmable Logic Device Family]
分类和应用: 可编程逻辑器件输入元件LTE时钟
文件页数/大小: 128 页 / 1975 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EPF10K30RC208-3的Datasheet PDF文件第52页浏览型号EPF10K30RC208-3的Datasheet PDF文件第53页浏览型号EPF10K30RC208-3的Datasheet PDF文件第54页浏览型号EPF10K30RC208-3的Datasheet PDF文件第55页浏览型号EPF10K30RC208-3的Datasheet PDF文件第57页浏览型号EPF10K30RC208-3的Datasheet PDF文件第58页浏览型号EPF10K30RC208-3的Datasheet PDF文件第59页浏览型号EPF10K30RC208-3的Datasheet PDF文件第60页  
FLEX 10K Embedded Programmable Logic Device Family Data Sheet  
Timing simulation and delay prediction are available with the  
MAX+PLUS II Simulator and Timing Analyzer, or with industry-  
standard EDA tools. The Simulator offers both pre-synthesis functional  
simulation to evaluate logic design accuracy and post-synthesis timing  
simulation with 0.1-ns resolution. The Timing Analyzer provides point-  
to-point timing delay information, setup and hold time analysis, and  
device-wide performance analysis.  
Figure 24 shows the overall timing model, which maps the possible paths  
to and from the various elements of the FLEX 10K device.  
Figure 24. FLEX 10K Device Timing Model  
Dedicated  
Clock/Input  
Interconnect  
I/O Element  
Logic  
Element  
Embedded Array  
Block  
56  
Altera Corporation  
 复制成功!