欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2S90F1020C4N 参数 Datasheet PDF下载

EP2S90F1020C4N图片预览
型号: EP2S90F1020C4N
PDF下载: 下载PDF文件 查看货源
内容描述: Stratix II系列提供了以下功能 [The Stratix II family offers the following features]
分类和应用: 现场可编程门阵列可编程逻辑LTE时钟
文件页数/大小: 238 页 / 2897 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP2S90F1020C4N的Datasheet PDF文件第36页浏览型号EP2S90F1020C4N的Datasheet PDF文件第37页浏览型号EP2S90F1020C4N的Datasheet PDF文件第38页浏览型号EP2S90F1020C4N的Datasheet PDF文件第39页浏览型号EP2S90F1020C4N的Datasheet PDF文件第41页浏览型号EP2S90F1020C4N的Datasheet PDF文件第42页浏览型号EP2S90F1020C4N的Datasheet PDF文件第43页浏览型号EP2S90F1020C4N的Datasheet PDF文件第44页  
TriMatrix Memory  
Figure 2–20. M512 RAM Block LAB Row Interface  
C4 Interconnect  
R4 Interconnect  
16  
Direct link  
Direct link  
interconnect  
to adjacent LAB  
interconnect  
to adjacent LAB  
dataout  
Direct link  
Direct link  
M512 RAM  
interconnect  
interconnect  
Block  
from adjacent LAB  
from adjacent LAB  
clocks  
datain  
control  
signals  
address  
2
6
M512 RAM Block Local LAB Row Clocks  
Interconnect Region  
M4K RAM Blocks  
The M4K RAM block includes support for true dual-port RAM. The M4K  
RAM block is used to implement buffers for a wide variety of applications  
such as storing processor code, implementing lookup schemes, and  
implementing larger memory applications. Each block contains 4,608  
RAM bits (including parity bits). M4K RAM blocks can be configured in  
the following modes:  
True dual-port RAM  
Simple dual-port RAM  
Single-port RAM  
FIFO  
ROM  
Shift register  
When configured as RAM or ROM, you can use an initialization file to  
pre-load the memory contents.  
2–32  
Stratix II Device Handbook, Volume 1  
Altera Corporation  
May 2007  
 复制成功!