欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2S90F1020C4N 参数 Datasheet PDF下载

EP2S90F1020C4N图片预览
型号: EP2S90F1020C4N
PDF下载: 下载PDF文件 查看货源
内容描述: Stratix II系列提供了以下功能 [The Stratix II family offers the following features]
分类和应用: 现场可编程门阵列可编程逻辑LTE时钟
文件页数/大小: 238 页 / 2897 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP2S90F1020C4N的Datasheet PDF文件第154页浏览型号EP2S90F1020C4N的Datasheet PDF文件第155页浏览型号EP2S90F1020C4N的Datasheet PDF文件第156页浏览型号EP2S90F1020C4N的Datasheet PDF文件第157页浏览型号EP2S90F1020C4N的Datasheet PDF文件第159页浏览型号EP2S90F1020C4N的Datasheet PDF文件第160页浏览型号EP2S90F1020C4N的Datasheet PDF文件第161页浏览型号EP2S90F1020C4N的Datasheet PDF文件第162页  
Timing Model  
Figure 5–3. Input Register Setup & Hold Timing Diagram  
Input Data Delay  
micro t  
micro t  
SU  
H
Input Clock Delay  
For output timing, different I/O standards require different baseline  
loading techniques for reporting timing delays. Altera characterizes  
timing delays with the required termination for each I/O standard and  
with 0 pF (except for PCI and PCI-X which use 10 pF) loading and the  
timing is specified up to the output pin of the FPGA device. The  
Quartus II software calculates the I/O timing for each I/O standard with  
a default baseline loading as specified by the I/O standards.  
The following measurements are made during device characterization.  
Altera measures clock-to-output delays (tCO) at worst-case process,  
minimum voltage, and maximum temperature (PVT) for default loading  
conditions shown in Table 5–34. Use the following equations to calculate  
clock pin to output pin timing for Stratix II devices.  
tCO from clock pin to I/O pin = delay from clock pad to I/O output  
register + IOE output register clock-to-output delay + delay from  
output register to output pin + I/O output delay  
txz/tzx from clock pin to I/O pin = delay from clock pad to I/O  
output register + IOE output register clock-to-output delay + delay  
from output register to output pin + I/O output delay + output  
enable pin delay  
Simulation using IBIS models is required to determine the delays on the  
PCB traces in addition to the output pin delay timing reported by the  
Quartus II software and the timing model in the device handbook.  
1. Simulate the output driver of choice into the generalized test setup,  
using values from Table 5–34.  
2. Record the time to VMEAS  
.
3. Simulate the output driver of choice into the actual PCB trace and  
load, using the appropriate IBIS model or capacitance value to  
represent the load.  
5–22  
Stratix II Device Handbook, Volume 1  
Altera Corporation  
May 2007  
 复制成功!