欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2C35F672C8N 参数 Datasheet PDF下载

EP2C35F672C8N图片预览
型号: EP2C35F672C8N
PDF下载: 下载PDF文件 查看货源
内容描述: Cyclone II器件手册,卷1 [Cyclone II Device Handbook, Volume 1]
分类和应用: 现场可编程门阵列可编程逻辑LTE时钟
文件页数/大小: 470 页 / 5764 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP2C35F672C8N的Datasheet PDF文件第71页浏览型号EP2C35F672C8N的Datasheet PDF文件第72页浏览型号EP2C35F672C8N的Datasheet PDF文件第73页浏览型号EP2C35F672C8N的Datasheet PDF文件第74页浏览型号EP2C35F672C8N的Datasheet PDF文件第76页浏览型号EP2C35F672C8N的Datasheet PDF文件第77页浏览型号EP2C35F672C8N的Datasheet PDF文件第78页浏览型号EP2C35F672C8N的Datasheet PDF文件第79页  
Cyclone II Architecture  
Programmable Drive Strength  
The output buffer for each Cyclone II device I/O pin has a programmable  
drive strength control for certain I/O standards. The LVTTL, LVCMOS,  
SSTL-2 class I and II, SSTL-18 class I and II, HSTL-18 class I and II, and  
HSTL-1.5 class I and II standards have several levels of drive strength that  
you can control. Using minimum settings provides signal slew rate  
control to reduce system noise and signal overshoot. Table 2–16 shows  
the possible settings for the I/O standards with drive strength control.  
Table 2–16. Programmable Drive Strength (Part 1 of 2)  
Note (1)  
IOH/IOL Current Strength Setting (mA)  
I/O Standard  
Top & Bottom I/O Pins  
Side I/O Pins  
LVTTL (3.3 V)  
4
8
4
8
12  
16  
20  
24  
4
12  
16  
20  
24  
4
LVCMOS (3.3 V)  
8
8
12  
16  
20  
24  
4
12  
LVTTL/LVCMOS (2.5 V)  
LVTTL/LVCMOS (1.8 V)  
4
8
8
12  
16  
2
2
4
4
6
6
8
8
10  
12  
10  
12  
Altera Corporation  
February 2007  
2–49  
Cyclone II Device Handbook, Volume 1  
 复制成功!