欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2C35F672C8N 参数 Datasheet PDF下载

EP2C35F672C8N图片预览
型号: EP2C35F672C8N
PDF下载: 下载PDF文件 查看货源
内容描述: Cyclone II器件手册,卷1 [Cyclone II Device Handbook, Volume 1]
分类和应用: 现场可编程门阵列可编程逻辑LTE时钟
文件页数/大小: 470 页 / 5764 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP2C35F672C8N的Datasheet PDF文件第62页浏览型号EP2C35F672C8N的Datasheet PDF文件第63页浏览型号EP2C35F672C8N的Datasheet PDF文件第64页浏览型号EP2C35F672C8N的Datasheet PDF文件第65页浏览型号EP2C35F672C8N的Datasheet PDF文件第67页浏览型号EP2C35F672C8N的Datasheet PDF文件第68页浏览型号EP2C35F672C8N的Datasheet PDF文件第69页浏览型号EP2C35F672C8N的Datasheet PDF文件第70页  
I/O Structure & Features  
Figure 2–22. Column I/O Block Connection to the Interconnect  
Column I/O  
Block Contains  
up to Four IOEs  
Column I/O Block  
28 Data &  
Control Signals  
from Logic Array (1)  
io_datain0[3..0]  
io_datain1[3..0] (2)  
28  
io_clk[5..0]  
I/O Block  
Local Interconnect  
R4 & R24 Interconnects  
LAB  
LAB  
LAB  
LAB Local  
C4 & C24 Interconnects  
Interconnect  
Notes to Figure 2–22:  
(1) The 28 data and control signals consist of four data out lines, io_dataout[3..0], four output enables,  
io_coe[3..0], four input clock enables, io_cce_in[3..0], four output clock enables, io_cce_out[3..0],  
four clocks, io_cclk[3..0], four asynchronous clear signals, io_caclr[3..0], and four synchronous clear  
signals, io_csclr[3..0].  
(2) Each of the four IOEs in the column I/O block can have two io_datain (combinational or registered) inputs.  
2–40  
Altera Corporation  
February 2007  
Cyclone II Device Handbook, Volume 1