欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2C35F672C8N 参数 Datasheet PDF下载

EP2C35F672C8N图片预览
型号: EP2C35F672C8N
PDF下载: 下载PDF文件 查看货源
内容描述: Cyclone II器件手册,卷1 [Cyclone II Device Handbook, Volume 1]
分类和应用: 现场可编程门阵列可编程逻辑LTE时钟
文件页数/大小: 470 页 / 5764 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP2C35F672C8N的Datasheet PDF文件第64页浏览型号EP2C35F672C8N的Datasheet PDF文件第65页浏览型号EP2C35F672C8N的Datasheet PDF文件第66页浏览型号EP2C35F672C8N的Datasheet PDF文件第67页浏览型号EP2C35F672C8N的Datasheet PDF文件第69页浏览型号EP2C35F672C8N的Datasheet PDF文件第70页浏览型号EP2C35F672C8N的Datasheet PDF文件第71页浏览型号EP2C35F672C8N的Datasheet PDF文件第72页  
I/O Structure & Features  
Figure 2–24. Control Signal Selection per IOE  
Dedicated I/O  
Clock [5..0]  
io_coe  
Local  
Interconnect  
io_csclr  
Local  
Interconnect  
io_caclr  
Local  
Interconnect  
io_cce_out  
Local  
Interconnect  
io_cce_in  
io_cclk  
Local  
Interconnect  
ce_out  
clk_out  
sclr/preset  
clk_in  
ce_in  
aclr/preset  
oe  
Local  
Interconnect  
In normal bidirectional operation, you can use the input register for input  
data requiring fast setup times. The input register can have its own clock  
input and clock enable separate from the OE and output registers. You can  
use the output register for data requiring fast clock-to-output  
performance. The OE register is available for fast clock-to-output enable  
timing. The OE and output register share the same clock source and the  
same clock enable source from the local interconnect in the associated  
LAB, dedicated I/O clocks, or the column and row interconnects. All  
registers share sclr and aclr, but each register can individually disable  
sclr and aclr. Figure 2–25 shows the IOE in bidirectional  
configuration.  
2–42  
Cyclone II Device Handbook, Volume 1  
Altera Corporation  
February 2007  
 复制成功!