欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2C20F256C8N 参数 Datasheet PDF下载

EP2C20F256C8N图片预览
型号: EP2C20F256C8N
PDF下载: 下载PDF文件 查看货源
内容描述: Cyclone II器件手册,卷1 [Cyclone II Device Handbook, Volume 1]
分类和应用: 可编程逻辑PC时钟
文件页数/大小: 470 页 / 5764 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP2C20F256C8N的Datasheet PDF文件第248页浏览型号EP2C20F256C8N的Datasheet PDF文件第249页浏览型号EP2C20F256C8N的Datasheet PDF文件第250页浏览型号EP2C20F256C8N的Datasheet PDF文件第251页浏览型号EP2C20F256C8N的Datasheet PDF文件第253页浏览型号EP2C20F256C8N的Datasheet PDF文件第254页浏览型号EP2C20F256C8N的Datasheet PDF文件第255页浏览型号EP2C20F256C8N的Datasheet PDF文件第256页  
Conclusion  
Figure 8–24. Cyclone II Mixed-Port Read-During-Write: Don’t Care Mode  
Note (1)  
inclock  
address_a and  
Address Q  
address_b  
data_a  
A
B
wren_a  
wren_b  
q_b  
Unknown  
B
Note to Figure 8–24:  
(1) Outputs are not registered.  
Mixed-port read-during-write is not supported when two different clocks  
are used in a dual-port RAM. The output value is unknown during a  
mixed-port read-during-write operation.  
The M4K memory structure of Cyclone II devices provides a flexible  
memory architecture with high memory bandwidth. It addresses the  
needs of different memory applications in FPGA designs with features  
such as different memory modes, byte enables, parity bit storage, address  
clock enables, mixed clock mode, shift register mode, mixed-port width  
support, and true dual-port mode.  
Conclusion  
This chapter references the following documents:  
Referenced  
Documents  
Cyclone II Device Family Data Sheet in volume 1 of the Cyclone II Device  
Handbook  
Single- and Dual-Clock FIFO Megafunction User Guide  
Using Parity to Detect Errors White Paper  
8–30  
Altera Corporation  
Cyclone II Device Handbook, Volume 1  
February 2008  
 复制成功!