欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2C20F256C8N 参数 Datasheet PDF下载

EP2C20F256C8N图片预览
型号: EP2C20F256C8N
PDF下载: 下载PDF文件 查看货源
内容描述: Cyclone II器件手册,卷1 [Cyclone II Device Handbook, Volume 1]
分类和应用: 可编程逻辑PC时钟
文件页数/大小: 470 页 / 5764 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP2C20F256C8N的Datasheet PDF文件第183页浏览型号EP2C20F256C8N的Datasheet PDF文件第184页浏览型号EP2C20F256C8N的Datasheet PDF文件第185页浏览型号EP2C20F256C8N的Datasheet PDF文件第186页浏览型号EP2C20F256C8N的Datasheet PDF文件第188页浏览型号EP2C20F256C8N的Datasheet PDF文件第189页浏览型号EP2C20F256C8N的Datasheet PDF文件第190页浏览型号EP2C20F256C8N的Datasheet PDF文件第191页  
PLLs in Cyclone II Devices  
Figure 7–1. Cyclone II Device PLL Locations  
Note (1)  
CLK[8..11]  
PLL  
3
PLL  
2
I/O Bank 3  
I/O Bank 4  
GCLK[8..11]  
I/O Bank 2  
I/O Bank 5  
GCLK[0..3]  
GCLK[4..7]  
CLK[0..3]  
CLK[4..7]  
I/O Bank 1  
I/O Bank 6  
GCLK[12..15]  
PLL  
1
PLL  
4
I/O Bank 8  
I/O Bank 7  
CLK[12..15]  
Note to Figure 7–1:  
(1) This figure shows the PLL and clock inputs in the EP2C15 through EP2C70 devices. The EP2C5 and EP2C8 devices  
only have eight global clocks (CLK[0..3]and CLK[4..7]) and PLLs 1 and 2.  
The main purpose of a PLL is to synchronize the phase and frequency of  
the VCO to an input reference clock. There are a number of components  
that comprise a PLL to achieve this phase alignment.  
The PLL compares the rising edge of the reference input clock to a  
feedback clock using a phase-frequency detector (PFD). The PFD  
produces an up or down signal that determines whether the VCO needs  
to operate at a higher or lower frequency. The PFD output is applied to  
the charge pump and loop filter, which produces a control voltage for  
setting the frequency of the VCO. If the PFD transitions the up signal  
high, then the VCO frequency increases. If the PFD transitions the down  
signal high, then the VCO frequency decreases.  
Altera Corporation  
February 2007  
7–3  
Cyclone II Device Handbook, Volume 1  
 复制成功!