欢迎访问ic37.com |
会员登录 免费注册
发布采购

CLK12P 参数 Datasheet PDF下载

CLK12P图片预览
型号: CLK12P
PDF下载: 下载PDF文件 查看货源
内容描述: 的Stratix II器件手册,卷1 [Stratix II Device Handbook, Volume 1]
分类和应用:
文件页数/大小: 768 页 / 5210 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号CLK12P的Datasheet PDF文件第163页浏览型号CLK12P的Datasheet PDF文件第164页浏览型号CLK12P的Datasheet PDF文件第165页浏览型号CLK12P的Datasheet PDF文件第166页浏览型号CLK12P的Datasheet PDF文件第168页浏览型号CLK12P的Datasheet PDF文件第169页浏览型号CLK12P的Datasheet PDF文件第170页浏览型号CLK12P的Datasheet PDF文件第171页  
DC & Switching Characteristics  
Preliminary status means the timing model is subject to change. Initially,  
timing numbers are created using simulation results, process data, and  
other known parameters. These tests are used to make the preliminary  
numbers as close to the actual timing parameters as possible.  
Final timing numbers are based on actual device operation and testing.  
These numbers reflect the actual performance of the device under  
worst-case voltage and junction temperature conditions.  
Table 5–33. Stratix II Device Timing Model Status  
Device  
EP2S15  
EP2S30  
EP2S60  
EP2S90  
EP2S130  
EP2S180  
Preliminary  
Final  
v
v
v
v
v
v
I/O Timing Measurement Methodology  
Altera characterizes timing delays at the worst-case process, minimum  
voltage, and maximum temperature for input register setup time (tSU  
)
and hold time (tH). The Quartus II software uses the following equations  
to calculate tSU and tH timing for Stratix II devices input signals.  
tSU = + data delay from input pin to input register  
+ micro setup time of the input register  
– clock delay from input pin to input register  
tH = – data delay from input pin to input register  
+ micro hold time of the input register  
+ clock delay from input pin to input register  
Figure 5–3 shows the setup and hold timing diagram for input registers.  
Altera Corporation  
April 2011  
5–21  
Stratix II Device Handbook, Volume 1  
 复制成功!